Page MenuHomeFreeBSD

Add MIPS32/64 Rev2 intctl cp0 register definitions.
ClosedPublic

Authored by landonf on Sep 9 2017, 9:56 PM.
Tags
None
Referenced Files
Unknown Object (File)
Fri, Nov 21, 4:52 AM
Unknown Object (File)
Fri, Nov 21, 12:57 AM
Unknown Object (File)
Fri, Nov 21, 12:53 AM
Unknown Object (File)
Fri, Nov 21, 12:53 AM
Unknown Object (File)
Fri, Nov 21, 12:50 AM
Unknown Object (File)
Tue, Nov 18, 5:00 AM
Unknown Object (File)
Mon, Nov 17, 7:23 PM
Unknown Object (File)
Mon, Nov 17, 2:47 PM
Subscribers
None

Details

Summary

Add definitions for MIPS32/64 Rev 2 CPUs that provide an intctl register.

This can be used to:

  • Identify the CPU's internal timer interrupt #.
  • Identify the CPU's performance counter overflow interrupt #.
  • Control interrupt vector spacing.
Test Plan

Confirmed that sane values are returned on a Broadcom MIPS74K.

Diff Detail

Repository
rS FreeBSD src repository - subversion
Lint
Lint Not Applicable
Unit
Tests Not Applicable

Event Timeline

This revision is now accepted and ready to land.Sep 10 2017, 7:07 PM
This revision was automatically updated to reflect the committed changes.