Page Menu
Home
FreeBSD
Search
Configure Global Search
Log In
Files
F148331478
D13863.id64558.diff
No One
Temporary
Actions
View File
Edit File
Delete File
View Transforms
Subscribe
Mute Notifications
Flag For Later
Award Token
Size
83 KB
Referenced Files
None
Subscribers
None
D13863.id64558.diff
View Options
Index: sys/arm64/rockchip/clk/rk3399_cru.c
===================================================================
--- sys/arm64/rockchip/clk/rk3399_cru.c
+++ sys/arm64/rockchip/clk/rk3399_cru.c
@@ -50,1930 +50,1327 @@
#include <arm64/rockchip/clk/rk_cru.h>
-/* GATES */
+#include <gnu/dts/include/dt-bindings/clock/rk3399-cru.h>
+#define CRU_CLKSEL_CON(x) (0x100 + (x) * 0x4)
+#define CRU_CLKGATE_CON(x) (0x300 + (x) * 0x4)
+
-#define SCLK_USB2PHY0_REF 123
-#define SCLK_USB2PHY1_REF 124
-#define SCLK_USB3OTG0_REF 129
-#define SCLK_USB3OTG1_REF 130
-#define SCLK_USB3OTG0_SUSPEND 131
-#define SCLK_USB3OTG1_SUSPEND 132
-#define ACLK_EMMC_CORE 241
-#define ACLK_EMMC_NOC 242
-#define ACLK_EMMC_GRF 243
-#define ACLK_USB3_NOC 245
-#define ACLK_USB3OTG0 246
-#define ACLK_USB3OTG1 247
-#define ACLK_USB3_RKSOC_AXI_PERF 248
-#define ACLK_USB3_GRF 249
-#define PCLK_GPIO2 336
-#define PCLK_GPIO3 337
-#define PCLK_GPIO4 338
-#define PCLK_I2C1 341
-#define PCLK_I2C2 342
-#define PCLK_I2C3 343
-#define PCLK_I2C5 344
-#define PCLK_I2C6 345
-#define PCLK_I2C7 346
-#define PCLK_SPI0 347
-#define PCLK_SPI1 348
-#define PCLK_SPI2 349
-#define PCLK_SPI4 350
-#define PCLK_SPI5 351
-#define HCLK_HOST0 456
-#define HCLK_HOST0_ARB 457
-#define HCLK_HOST1 458
-#define HCLK_HOST1_ARB 459
-#define HCLK_SDMMC 462
+/* GATES */
+#define GATE(_idx, _clkname, _pname, _o, _s) \
+{ \
+ .id = _idx, \
+ .name = _clkname, \
+ .parent_name = _pname, \
+ .offset = CRU_CLKGATE_CON(_o), \
+ .shift = _s, \
+}
static struct rk_cru_gate rk3399_gates[] = {
/* CRU_CLKGATE_CON0 */
- CRU_GATE(0, "clk_core_l_lpll_src", "lpll", 0x300, 0)
- CRU_GATE(0, "clk_core_l_bpll_src", "bpll", 0x300, 1)
- CRU_GATE(0, "clk_core_l_dpll_src", "dpll", 0x300, 2)
- CRU_GATE(0, "clk_core_l_gpll_src", "gpll", 0x300, 3)
+ /* 15-8 unused */
+ GATE(SCLK_PVTM_CORE_L, "clk_pvtm_core_l", "xin24m", 0, 7),
+ GATE(0, "pclk_dbg_core_l", "pclk_dbg_core_l_c", 0, 6),
+ GATE(0, "atclk_core_l", "atclk_core_l_c", 0, 5),
+ GATE(0, "aclkm_core_l", "aclkm_core_l_c", 0, 4),
+ GATE(0, "clk_core_l_gpll_src", "gpll", 0, 3),
+ GATE(0, "clk_core_l_dpll_src", "dpll", 0, 2),
+ GATE(0, "clk_core_l_bpll_src", "bpll", 0, 1),
+ GATE(0, "clk_core_l_lpll_src", "lpll", 0, 0),
/* CRU_CLKGATE_CON1 */
- CRU_GATE(0, "clk_core_b_lpll_src", "lpll", 0x304, 0)
- CRU_GATE(0, "clk_core_b_bpll_src", "bpll", 0x304, 1)
- CRU_GATE(0, "clk_core_b_dpll_src", "dpll", 0x304, 2)
- CRU_GATE(0, "clk_core_b_gpll_src", "gpll", 0x304, 3)
+ /* 15 - 8 unused */
+ GATE(SCLK_PVTM_CORE_B, "clk_pvtm_core_b", "xin24m", 1, 7),
+ GATE(0, "pclk_dbg_core_b","pclk_dbg_core_b_c", 1, 6),
+ GATE(0, "atclk_core_b", "atclk_core_b_c", 1, 5),
+ GATE(0, "aclkm_core_b", "aclkm_core_b_c", 1, 4),
+ GATE(0, "clk_core_b_gpll_src", "gpll", 1, 3),
+ GATE(0, "clk_core_b_dpll_src", "dpll", 1, 2),
+ GATE(0, "clk_core_b_bpll_src", "bpll", 1, 1),
+ GATE(0, "clk_core_b_lpll_src", "lpll", 1, 0),
+
+ /* CRU_CLKGATE_CON2 */
+ /* 15 - 11 unused */
+ GATE(0, "npll_cs", "npll", 2, 10),
+ GATE(0, "gpll_cs", "gpll", 2, 9),
+ GATE(0, "cpll_cs", "cpll", 2, 8),
+ GATE(SCLK_CCI_TRACE, "clk_cci_trace", "clk_cci_trace_c", 2, 7),
+ GATE(0, "gpll_cci_trace", "gpll", 2, 6),
+ GATE(0, "cpll_cci_trace", "cpll", 2, 5),
+ GATE(0, "aclk_cci_pre", "aclk_cci_pre_c", 2, 4),
+ GATE(0, "vpll_aclk_cci_src", "vpll", 2, 3),
+ GATE(0, "npll_aclk_cci_src", "npll", 2, 2),
+ GATE(0, "gpll_aclk_cci_src", "gpll", 2, 1),
+ GATE(0, "cpll_aclk_cci_src", "cpll", 2, 0),
+
+ /* CRU_CLKGATE_CON3 */
+ /* 15 - 8 unused */
+ GATE(0, "aclk_center", "aclk_center_c", 3, 7),
+ /* 6 unused */
+ /* 5 unused */
+ GATE(PCLK_DDR, "pclk_ddr", "pclk_ddr_c", 3, 4),
+ GATE(0, "clk_ddrc_gpll_src", "gpll", 3, 3),
+ GATE(0, "clk_ddrc_dpll_src", "dpll", 3, 2),
+ GATE(0, "clk_ddrc_bpll_src", "bpll", 3, 1),
+ GATE(0, "clk_ddrc_lpll_src", "lpll", 3, 0),
+
+
+ /* CRU_CLKGATE_CON4 */
+ /* 15 - 12 unused */
+ GATE(SCLK_PVTM_DDR, "clk_pvtm_ddr", "xin24m", 4, 11),
+ GATE(0, "clk_rga_core", "clk_rga_core_c", 4, 10),
+ GATE(0, "hclk_rga_pre", "hclk_rga_pre_c", 4, 9),
+ GATE(0, "aclk_rga_pre", "aclk_rga_pre_c", 4, 8),
+ GATE(0, "hclk_iep_pre", "hclk_iep_pre_c", 4, 7),
+ GATE(0, "aclk_iep_pre", "aclk_iep_pre_c", 4, 6),
+ GATE(SCLK_VDU_CA, "clk_vdu_ca", "clk_vdu_ca_c", 4, 5),
+ GATE(SCLK_VDU_CORE, "clk_vdu_core", "clk_vdu_core_c", 4, 4),
+ GATE(0, "hclk_vdu_pre", "hclk_vdu_pre_c", 4, 3),
+ GATE(0, "aclk_vdu_pre", "aclk_vdu_pre_c", 4, 2),
+ GATE(0, "hclk_vcodec_pre", "hclk_vcodec_pre_c", 4, 1),
+ GATE(0, "aclk_vcodec_pre", "aclk_vcodec_pre_c", 4, 0),
/* CRU_CLKGATE_CON5 */
- CRU_GATE(0, "cpll_aclk_perihp_src", "cpll", 0x314, 0)
- CRU_GATE(0, "gpll_aclk_perihp_src", "gpll", 0x314, 1)
+ /* 15 - 10 unused */
+ GATE(SCLK_MAC_TX, "clk_rmii_tx", "clk_rmii_src", 5, 9),
+ GATE(SCLK_MAC_RX, "clk_rmii_rx", "clk_rmii_src", 5, 8),
+ GATE(SCLK_MACREF, "clk_mac_ref", "clk_rmii_src", 5, 7),
+ GATE(SCLK_MACREF_OUT, "clk_mac_refout", "clk_rmii_src", 5, 6),
+ GATE(SCLK_MAC, "clk_gmac", "clk_gmac_c", 5, 5),
+ GATE(PCLK_PERIHP, "pclk_perihp", "pclk_perihp_c", 5, 4),
+ GATE(HCLK_PERIHP, "hclk_perihp", "hclk_perihp_c", 5, 3),
+ GATE(ACLK_PERIHP, "aclk_perihp", "aclk_perihp_c", 5, 2),
+ GATE(0, "cpll_aclk_perihp_src", "cpll", 5, 1),
+ GATE(0, "gpll_aclk_perihp_src", "gpll", 5, 0),
/* CRU_CLKGATE_CON6 */
- CRU_GATE(0, "gpll_aclk_emmc_src", "gpll", 0x318, 12)
- CRU_GATE(0, "cpll_aclk_emmc_src", "cpll", 0x318, 13)
- CRU_GATE(SCLK_USB2PHY0_REF, "clk_usb2phy0_ref", "xin24m", 0x318, 5)
- CRU_GATE(SCLK_USB2PHY1_REF, "clk_usb2phy1_ref", "xin24m", 0x318, 6)
+ /* 15 unused */
+ GATE(SCLK_EMMC, "clk_emmc", "clk_emmc_c", 6, 14),
+ GATE(0, "cpll_aclk_emmc_src", "cpll", 6, 13),
+ GATE(0, "gpll_aclk_emmc_src", "gpll", 6, 12),
+ GATE(0, "pclk_gmac_pre", "pclk_gmac_pre_c", 6, 11),
+ GATE(0, "aclk_gmac_pre", "aclk_gmac_pre_c", 6, 10),
+ GATE(0, "cpll_aclk_gmac_src", "cpll", 6, 9),
+ GATE(0, "gpll_aclk_gmac_src", "gpll", 6, 8),
+ /* 7 unused */
+ GATE(SCLK_USB2PHY1_REF, "clk_usb2phy1_ref", "xin24m", 6, 6),
+ GATE(SCLK_USB2PHY0_REF, "clk_usb2phy0_ref", "xin24m", 6, 5),
+ GATE(SCLK_HSICPHY, "clk_hsicphy", "clk_hsicphy_c", 6, 4),
+ GATE(0, "clk_pcie_core_cru", "clk_pcie_core_cru_c", 6, 3),
+ GATE(SCLK_PCIE_PM, "clk_pcie_pm", "clk_pcie_pm_c", 6, 2),
+ GATE(SCLK_SDMMC, "clk_sdmmc", "clk_sdmmc_c", 6, 1),
+ GATE(SCLK_SDIO, "clk_sdio", "clk_sdio_c", 6, 0),
/* CRU_CLKGATE_CON7 */
- CRU_GATE(0, "gpll_aclk_perilp0_src", "gpll", 0x31C, 0)
- CRU_GATE(0, "cpll_aclk_perilp0_src", "cpll", 0x31C, 1)
+ /* 15 - 10 unused */
+ GATE(FCLK_CM0S, "fclk_cm0s", "fclk_cm0s_c", 7, 9),
+ GATE(SCLK_CRYPTO1, "clk_crypto1", "clk_crypto1_c", 7, 8),
+ GATE(SCLK_CRYPTO0, "clk_crypto0", "clk_crypto0_c", 7, 7),
+ GATE(0, "cpll_fclk_cm0s_src", "cpll", 7, 6),
+ GATE(0, "gpll_fclk_cm0s_src", "gpll", 7, 5),
+ GATE(PCLK_PERILP0, "pclk_perilp0", "pclk_perilp0_c", 7, 4),
+ GATE(HCLK_PERILP0, "hclk_perilp0", "hclk_perilp0_c", 7, 3),
+ GATE(ACLK_PERILP0, "aclk_perilp0", "aclk_perilp0_c", 7, 2),
+ GATE(0, "cpll_aclk_perilp0_src", "cpll", 7, 1),
+ GATE(0, "gpll_aclk_perilp0_src", "gpll", 7, 0),
/* CRU_CLKGATE_CON8 */
- CRU_GATE(0, "hclk_perilp1_cpll_src", "cpll", 0x320, 1)
- CRU_GATE(0, "hclk_perilp1_gpll_src", "gpll", 0x320, 0)
+ GATE(SCLK_SPDIF_8CH, "clk_spdif", "clk_spdif_mux", 8, 15),
+ GATE(0, "clk_spdif_frac", "clk_spdif_frac_c", 8, 14),
+ GATE(0, "clk_spdif_div", "clk_spdif_div_c", 8, 13),
+ GATE(SCLK_I2S_8CH_OUT, "clk_i2sout", "clk_i2sout_c", 8, 12),
+ GATE(SCLK_I2S2_8CH, "clk_i2s2", "clk_i2s2_mux", 8, 11),
+ GATE(0, "clk_i2s2_frac", "clk_i2s2_frac_c", 8, 10),
+ GATE(0, "clk_i2s2_div", "clk_i2s2_div_c", 8, 9),
+ GATE(SCLK_I2S1_8CH, "clk_i2s1", "clk_i2s1_mux", 8, 8),
+ GATE(0, "clk_i2s1_frac", "clk_i2s1_frac_c", 8, 7),
+ GATE(0, "clk_i2s1_div", "clk_i2s1_div_c", 8, 6),
+ GATE(SCLK_I2S0_8CH, "clk_i2s0", "clk_i2s0_mux", 8, 5),
+ GATE(0, "clk_i2s0_frac","clk_i2s0_frac_c", 8, 4),
+ GATE(0, "clk_i2s0_div","clk_i2s0_div_c", 8, 3),
+ GATE(PCLK_PERILP1, "pclk_perilp1", "pclk_perilp1_c", 8, 2),
+ GATE(HCLK_PERILP1, "cpll_hclk_perilp1_src", "cpll", 8, 1),
+ GATE(0, "gpll_hclk_perilp1_src", "gpll", 8, 0),
+
+ /* CRU_CLKGATE_CON9 */
+ GATE(SCLK_SPI4, "clk_spi4", "clk_spi4_c", 9, 15),
+ GATE(SCLK_SPI2, "clk_spi2", "clk_spi2_c", 9, 14),
+ GATE(SCLK_SPI1, "clk_spi1", "clk_spi1_c", 9, 13),
+ GATE(SCLK_SPI0, "clk_spi0", "clk_spi0_c", 9, 12),
+ GATE(SCLK_SARADC, "clk_saradc", "clk_saradc_c", 9, 11),
+ GATE(SCLK_TSADC, "clk_tsadc", "clk_tsadc_c", 9, 10),
+ /* 9 - 8 unused */
+ GATE(0, "clk_uart3_frac", "clk_uart3_frac_c", 9, 7),
+ GATE(0, "clk_uart3_div", "clk_uart3_div_c", 9, 6),
+ GATE(0, "clk_uart2_frac", "clk_uart2_frac_c", 9, 5),
+ GATE(0, "clk_uart2_div", "clk_uart2_div_c", 9, 4),
+ GATE(0, "clk_uart1_frac", "clk_uart1_frac_c", 9, 3),
+ GATE(0, "clk_uart1_div", "clk_uart1_div_c", 9, 2),
+ GATE(0, "clk_uart0_frac", "clk_uart0_frac_c", 9, 1),
+ GATE(0, "clk_uart0_div", "clk_uart0_div_c", 9, 0),
+
+ /* CRU_CLKGATE_CON10 */
+ GATE(SCLK_VOP1_PWM, "clk_vop1_pwm", "clk_vop1_pwm_c", 10, 15),
+ GATE(SCLK_VOP0_PWM, "clk_vop0_pwm", "clk_vop0_pwm_c", 10, 14),
+ GATE(DCLK_VOP0_DIV, "dclk_vop0_div", "dclk_vop0_div_c", 10, 12),
+ GATE(DCLK_VOP1_DIV, "dclk_vop1_div", "dclk_vop1_div_c", 10, 13),
+ GATE(0, "hclk_vop1_pre", "hclk_vop1_pre_c", 10, 11),
+ GATE(ACLK_VOP1_PRE, "aclk_vop1_pre", "aclk_vop1_pre_c", 10, 10),
+ GATE(0, "hclk_vop0_pre", "hclk_vop0_pre_c", 10, 9),
+ GATE(ACLK_VOP0_PRE, "aclk_vop0_pre", "aclk_vop0_pre_c", 10, 8),
+ GATE(0, "clk_cifout_src", "clk_cifout_src_c", 10, 7),
+ GATE(SCLK_SPDIF_REC_DPTX, "clk_spdif_rec_dptx", "clk_spdif_rec_dptx_c", 10, 6),
+ GATE(SCLK_I2C7, "clk_i2c7", "clk_i2c7_c", 10, 5),
+ GATE(SCLK_I2C3, "clk_i2c3", "clk_i2c3_c", 10, 4),
+ GATE(SCLK_I2C6, "clk_i2c6", "clk_i2c6_c", 10, 3),
+ GATE(SCLK_I2C2, "clk_i2c2", "clk_i2c2_c", 10, 2),
+ GATE(SCLK_I2C5, "clk_i2c5", "clk_i2c5_c", 10, 1),
+ GATE(SCLK_I2C1, "clk_i2c1", "clk_i2c1_c", 10, 0),
+
+
+ /* CRU_CLKGATE_CON11 */
+ GATE(SCLK_MIPIDPHY_CFG, "clk_mipidphy_cfg", "xin24m", 11, 15),
+ GATE(SCLK_MIPIDPHY_REF, "clk_mipidphy_ref", "xin24m", 11, 14),
+ /* 13-12 unused */
+ GATE(PCLK_EDP, "pclk_edp", "pclk_edp_c", 11, 11),
+ GATE(PCLK_HDCP, "pclk_hdcp", "pclk_hdcp_c", 11, 10),
+ /* 9 unuwsed */
+ GATE(SCLK_DP_CORE, "clk_dp_core", "clk_dp_core_c", 11, 8),
+ GATE(SCLK_HDMI_CEC, "clk_hdmi_cec", "clk_hdmi_cec_c", 11, 7),
+ GATE(SCLK_HDMI_SFR, "clk_hdmi_sfr", "xin24m", 11, 6),
+ GATE(SCLK_ISP1, "clk_isp1", "clk_isp1_c", 11, 5),
+ GATE(SCLK_ISP0, "clk_isp0", "clk_isp0_c", 11, 4),
+ GATE(HCLK_HDCP, "hclk_hdcp", "hclk_hdcp_c", 11, 3),
+ GATE(ACLK_HDCP, "aclk_hdcp", "aclk_hdcp_c", 11, 2),
+ GATE(PCLK_VIO, "pclk_vio", "pclk_vio_c", 11, 1),
+ GATE(ACLK_VIO, "aclk_vio", "aclk_vio_c", 11, 0),
/* CRU_CLKGATE_CON12 */
- CRU_GATE(SCLK_USB3OTG0_REF, "sclk_usb3otg0_ref", "xin24m", 0x330, 1)
- CRU_GATE(SCLK_USB3OTG1_REF, "sclk_usb3otg1_ref", "xin24m", 0x330, 2)
- CRU_GATE(SCLK_USB3OTG0_SUSPEND, "sclk_usb3otg0_suspend", "xin24m", 0x330, 3)
- CRU_GATE(SCLK_USB3OTG1_SUSPEND, "sclk_usb3otg1_suspend", "xin24m", 0x330, 4)
+ /* 15 - 14 unused */
+ GATE(HCLK_SD, "hclk_sd", "hclk_sd_c", 12, 13),
+ GATE(ACLK_GIC_PRE, "aclk_gic_pre", "aclk_gic_pre_c", 12, 12),
+ GATE(HCLK_ISP1, "hclk_isp1", "hclk_isp1_c", 12, 11),
+ GATE(ACLK_ISP1, "aclk_isp1", "aclk_isp1_c", 12, 10),
+ GATE(HCLK_ISP0, "hclk_isp0", "hclk_isp0_c", 12, 9),
+ GATE(ACLK_ISP0, "aclk_isp0", "aclk_isp0_c", 12, 8),
+ /* 7 unused */
+ GATE(SCLK_PCIEPHY_REF100M, "clk_pciephy_ref100m", "clk_pciephy_ref100m_c", 12, 6),
+ /* 5 unused */
+ GATE(SCLK_USB3OTG1_SUSPEND, "clk_usb3otg1_suspend", "clk_usb3otg1_suspend_c", 12, 4),
+ GATE(SCLK_USB3OTG0_SUSPEND, "clk_usb3otg0_suspend", "clk_usb3otg0_suspend_c", 12, 3),
+ GATE(SCLK_USB3OTG1_REF, "clk_usb3otg1_ref", "xin24m", 12, 2),
+ GATE(SCLK_USB3OTG0_REF, "clk_usb3otg0_ref", "xin24m", 12, 1),
+ GATE(ACLK_USB3, "aclk_usb3", "aclk_usb3_c", 12, 0),
+
+ /* CRU_CLKGATE_CON13 */
+ GATE(SCLK_TESTCLKOUT2, "clk_testout2", "clk_testout2_c", 13, 15),
+ GATE(SCLK_TESTCLKOUT1, "clk_testout1", "clk_testout1_c", 13, 14),
+ GATE(SCLK_SPI5, "clk_spi5", "clk_spi5_c", 13, 13),
+ GATE(0, "clk_usbphy0_480m_src", "clk_usbphy0_480m", 13, 12),
+ GATE(0, "clk_usbphy1_480m_src", "clk_usbphy1_480m", 13, 12),
+ GATE(0, "clk_test", "clk_test_c", 13, 11),
+ /* 10 unused */
+ GATE(0, "clk_test_frac", "clk_test_frac_c", 13, 9),
+ /* 8 unused */
+ GATE(SCLK_UPHY1_TCPDCORE, "clk_uphy1_tcpdcore", "clk_uphy1_tcpdcore_c", 13, 7),
+ GATE(SCLK_UPHY1_TCPDPHY_REF, "clk_uphy1_tcpdphy_ref", "clk_uphy1_tcpdphy_ref_c", 13, 6),
+ GATE(SCLK_UPHY0_TCPDCORE, "clk_uphy0_tcpdcore", "clk_uphy0_tcpdcore_c", 13, 5),
+ GATE(SCLK_UPHY0_TCPDPHY_REF, "clk_uphy0_tcpdphy_ref", "clk_uphy0_tcpdphy_ref_c", 13, 4),
+ /* 3 - 2 unused */
+ GATE(SCLK_PVTM_GPU, "aclk_pvtm_gpu", "xin24m", 13, 1),
+ GATE(0, "aclk_gpu_pre", "aclk_gpu_pre_c", 13, 0),
+
+ /* CRU_CLKGATE_CON14 */
+ /* 15 - 14 unused */
+ GATE(ACLK_PERF_CORE_L, "aclk_perf_core_l", "aclkm_core_l", 14, 13),
+ GATE(ACLK_CORE_ADB400_CORE_L_2_CCI500, "aclk_core_adb400_core_l_2_cci500", "aclkm_core_l", 14, 12),
+ GATE(ACLK_GIC_ADB400_CORE_L_2_GIC, "aclk_core_adb400_core_l_2_gic", "armclkl", 14, 11),
+ GATE(ACLK_GIC_ADB400_GIC_2_CORE_L, "aclk_core_adb400_gic_2_core_l", "armclkl", 14, 10),
+ GATE(0, "clk_dbg_pd_core_l", "armclkl", 14, 9),
+ /* 8 - 7 unused */
+ GATE(ACLK_PERF_CORE_B, "aclk_perf_core_b", "aclkm_core_b", 14, 6),
+ GATE(ACLK_CORE_ADB400_CORE_B_2_CCI500, "aclk_core_adb400_core_b_2_cci500", "aclkm_core_b", 14, 5),
+ GATE(ACLK_GIC_ADB400_CORE_B_2_GIC, "aclk_core_adb400_core_b_2_gic", "armclkb", 14, 4),
+ GATE(ACLK_GIC_ADB400_GIC_2_CORE_B, "aclk_core_adb400_gic_2_core_b", "armclkb", 14, 3),
+ GATE(0, "pclk_dbg_cxcs_pd_core_b", "pclk_dbg_core_b", 14, 2),
+ GATE(0, "clk_dbg_pd_core_b", "armclkb", 14, 1),
+ /* 0 unused */
+
+ /* CRU_CLKGATE_CON15 */
+ /* 15 - 8 unused */
+ GATE(ACLK_CCI_GRF, "aclk_cci_grf", "aclk_cci_pre", 15, 7),
+ GATE(0, "clk_dbg_noc", "clk_cs", 15, 6),
+ GATE(0, "clk_dbg_cxcs", "clk_cs", 15, 5),
+ GATE(ACLK_CCI_NOC1, "aclk_cci_noc1", "aclk_cci_pre", 15, 4),
+ GATE(ACLK_CCI_NOC0, "aclk_cci_noc0", "aclk_cci_pre", 15, 3),
+ GATE(ACLK_CCI, "aclk_cci", "aclk_cci_pre", 15, 2),
+ GATE(ACLK_ADB400M_PD_CORE_B, "aclk_adb400m_pd_core_b", "aclk_cci_pre", 15, 1),
+ GATE(ACLK_ADB400M_PD_CORE_L, "aclk_adb400m_pd_core_l", "aclk_cci_pre", 15, 0),
+
+ /* CRU_CLKGATE_CON16 */
+ /* 15 - 12 unused */
+ GATE(HCLK_RGA_NOC, "hclk_rga_noc", "hclk_rga_pre", 16, 11),
+ GATE(HCLK_RGA, "hclk_rga", "hclk_rga_pre", 16, 10),
+ GATE(ACLK_RGA_NOC, "aclk_rga_noc", "aclk_rga_pre", 16, 9),
+ GATE(ACLK_RGA, "aclk_rga", "aclk_rga_pre", 16, 8),
+ /* 7 - 4 unused */
+ GATE(HCLK_IEP_NOC, "hclk_iep_noc", "hclk_iep_pre", 16, 3),
+ GATE(HCLK_IEP, "hclk_iep", "hclk_iep_pre", 16, 2),
+ GATE(ACLK_IEP_NOC, "aclk_iep_noc", "aclk_iep_pre", 16, 1),
+ GATE(ACLK_IEP, "aclk_iep", "aclk_iep_pre", 16, 0),
+
+
+ /* CRU_CLKGATE_CON17 */
+ /* 15 - 12 unused */
+ GATE(HCLK_VDU_NOC, "hclk_vdu_noc", "hclk_vdu_pre", 17, 11),
+ GATE(HCLK_VDU, "hclk_vdu", "hclk_vdu_pre", 17, 10),
+ GATE(ACLK_VDU_NOC, "aclk_vdu_noc", "aclk_vdu_pre", 17, 9),
+ GATE(ACLK_VDU, "aclk_vdu", "aclk_vdu_pre", 17, 8),
+ GATE(0, "hclk_vcodec_noc", "hclk_vcodec_pre", 17, 3),
+ GATE(HCLK_VCODEC, "hclk_vcodec", "hclk_vcodec_pre", 17, 2),
+ GATE(0, "aclk_vcodec_noc", "aclk_vcodec_pre", 17, 1),
+ GATE(ACLK_VCODEC, "aclk_vcodec", "aclk_vcodec_pre", 17, 0),
+
+ /* CRU_CLKGATE_CON18 */
+ GATE(PCLK_CIC, "pclk_cic", "pclk_ddr", 18, 15),
+ GATE(0, "clk_ddr_mon_timer", "xin24m", 18, 14),
+ GATE(0, "clk_ddr_mon", "clk_ddrc_div2", 18, 13),
+ GATE(PCLK_DDR_MON, "pclk_ddr_mon", "pclk_ddr", 18, 12),
+ GATE(0, "clk_ddr_cic", "clk_ddrc_div2", 18, 11),
+ GATE(PCLK_CENTER_MAIN_NOC, "pclk_center_main_noc", "pclk_ddr", 18, 10),
+ GATE(0, "clk_ddrcfg_msch1", "clk_ddrc_div2", 18, 9),
+ GATE(0, "clk_ddrphy1", "clk_ddrc_div2", 18, 8),
+ GATE(0, "clk_ddrphy_ctrl1", "clk_ddrc_div2", 18, 7),
+ GATE(0, "clk_ddrc1", "clk_ddrc_div2", 18, 6),
+ GATE(0, "clk_ddr1_msch", "clk_ddrc_div2", 18, 5),
+ GATE(0, "clk_ddrcfg_msch0", "clk_ddrc_div2", 18, 4),
+ GATE(0, "clk_ddrphy0", "clk_ddrc_div2", 18, 3),
+ GATE(0, "clk_ddrphy_ctrl0", "clk_ddrc_div2", 18, 2),
+ GATE(0, "clk_ddrc0", "clk_ddrc_div2", 18, 1),
+
+ /* CRU_CLKGATE_CON19 */
+ /* 15 - 3 unused */
+ GATE(PCLK_DDR_SGRF, "pclk_ddr_sgrf", "pclk_ddr", 19, 2),
+ GATE(ACLK_CENTER_PERI_NOC, "aclk_center_peri_noc", "aclk_center", 19, 1),
+ GATE(ACLK_CENTER_MAIN_NOC, "aclk_center_main_noc", "aclk_center", 19, 0),
+
/* CRU_CLKGATE_CON20 */
- CRU_GATE(HCLK_HOST0, "hclk_host0", "hclk_perihp", 0x350, 5)
- CRU_GATE(HCLK_HOST0_ARB, "hclk_host0_arb", "hclk_perihp", 0x350, 6)
- CRU_GATE(HCLK_HOST1, "hclk_host1", "hclk_perihp", 0x350, 7)
- CRU_GATE(HCLK_HOST1_ARB, "hclk_host1_arb", "hclk_perihp", 0x350, 8)
+ GATE(0, "hclk_ahb1tom", "hclk_perihp", 20, 15),
+ GATE(0, "pclk_perihp_noc", "pclk_perihp", 20, 14),
+ GATE(0, "hclk_perihp_noc", "hclk_perihp", 20, 13),
+ GATE(0, "aclk_perihp_noc", "aclk_perihp", 20, 12),
+ GATE(PCLK_PCIE, "pclk_pcie", "pclk_perihp", 20, 11),
+ GATE(ACLK_PCIE, "aclk_pcie", "aclk_perihp", 20, 10),
+ GATE(HCLK_HSIC, "hclk_hsic", "hclk_perihp", 20, 9),
+ GATE(HCLK_HOST1_ARB, "hclk_host1_arb", "hclk_perihp", 20, 8),
+ GATE(HCLK_HOST1, "hclk_host1", "hclk_perihp", 20, 7),
+ GATE(HCLK_HOST0_ARB, "hclk_host0_arb", "hclk_perihp", 20, 6),
+ GATE(HCLK_HOST0, "hclk_host0", "hclk_perihp", 20, 5),
+ GATE(PCLK_PERIHP_GRF, "pclk_perihp_grf", "pclk_perihp", 20, 4),
+ GATE(ACLK_PERF_PCIE, "aclk_perf_pcie", "aclk_perihp", 20, 2),
+ /* 1 - 0 unused */
+
+ /* CRU_CLKGATE_CON21 */
+ /* 15 - 10 unused */
+ GATE(PCLK_UPHY1_TCPD_G, "pclk_uphy1_tcpd_g", "pclk_alive", 21, 9),
+ GATE(PCLK_UPHY1_TCPHY_G, "pclk_uphy1_tcphy_g", "pclk_alive", 21, 8),
+ /* 7 unused */
+ GATE(PCLK_UPHY0_TCPD_G, "pclk_uphy0_tcpd_g", "pclk_alive", 21, 6),
+ GATE(PCLK_UPHY0_TCPHY_G, "pclk_uphy0_tcphy_g", "pclk_alive", 21, 5),
+ GATE(PCLK_USBPHY_MUX_G, "pclk_usbphy_mux_g", "pclk_alive", 21, 4),
+ GATE(SCLK_DPHY_RX0_CFG, "clk_dphy_rx0_cfg", "clk_mipidphy_cfg", 21, 3),
+ GATE(SCLK_DPHY_TX1RX1_CFG, "clk_dphy_tx1rx1_cfg", "clk_mipidphy_cfg", 21, 2),
+ GATE(SCLK_DPHY_TX0_CFG, "clk_dphy_tx0_cfg", "clk_mipidphy_cfg", 21, 1),
+ GATE(SCLK_DPHY_PLL, "clk_dphy_pll", "clk_mipidphy_ref", 21, 0),
+
/* CRU_CLKGATE_CON22 */
- CRU_GATE(PCLK_I2C7, "pclk_rki2c7", "pclk_perilp1", 0x358, 5)
- CRU_GATE(PCLK_I2C1, "pclk_rki2c1", "pclk_perilp1", 0x358, 6)
- CRU_GATE(PCLK_I2C5, "pclk_rki2c5", "pclk_perilp1", 0x358, 7)
- CRU_GATE(PCLK_I2C6, "pclk_rki2c6", "pclk_perilp1", 0x358, 8)
- CRU_GATE(PCLK_I2C2, "pclk_rki2c2", "pclk_perilp1", 0x358, 9)
- CRU_GATE(PCLK_I2C3, "pclk_rki2c3", "pclk_perilp1", 0x358, 10)
+ GATE(PCLK_EFUSE1024S, "pclk_efuse1024s", "pclk_perilp1", 22, 15),
+ GATE(PCLK_EFUSE1024NS, "pclk_efuse1024ns", "pclk_perilp1", 22, 14),
+ GATE(PCLK_TSADC, "pclk_tsadc", "pclk_perilp1", 22, 13),
+ GATE(PCLK_SARADC, "pclk_saradc", "pclk_perilp1", 22, 12),
+ GATE(PCLK_MAILBOX0, "pclk_mailbox0", "pclk_perilp1", 22, 11),
+ GATE(PCLK_I2C3, "pclk_i2c3", "pclk_perilp1", 22, 10),
+ GATE(PCLK_I2C2, "pclk_i2c2", "pclk_perilp1", 22, 9),
+ GATE(PCLK_I2C6, "pclk_i2c6", "pclk_perilp1", 22, 8),
+ GATE(PCLK_I2C5, "pclk_i2c5", "pclk_perilp1", 22, 7),
+ GATE(PCLK_I2C1, "pclk_i2c1", "pclk_perilp1", 22, 6),
+ GATE(PCLK_I2C7, "pclk_i2c7", "pclk_perilp1", 22, 5),
+ GATE(PCLK_UART3, "pclk_uart3", "pclk_perilp1", 22, 3),
+ GATE(PCLK_UART2, "pclk_uart2", "pclk_perilp1", 22, 2),
+ GATE(PCLK_UART1, "pclk_uart1", "pclk_perilp1", 22, 1),
+ GATE(PCLK_UART0, "pclk_uart0", "pclk_perilp1", 22, 0),
/* CRU_CLKGATE_CON23 */
- CRU_GATE(PCLK_SPI0, "pclk_spi0", "pclk_perilp1", 0x35C, 10)
- CRU_GATE(PCLK_SPI1, "pclk_spi1", "pclk_perilp1", 0x35C, 11)
- CRU_GATE(PCLK_SPI2, "pclk_spi2", "pclk_perilp1", 0x35C, 12)
- CRU_GATE(PCLK_SPI4, "pclk_spi4", "pclk_perilp1", 0x35C, 13)
+ /* 15 - 14 unused */
+ GATE(PCLK_SPI4, "pclk_spi4", "pclk_perilp1", 23, 13),
+ GATE(PCLK_SPI2, "pclk_spi2", "pclk_perilp1", 23, 12),
+ GATE(PCLK_SPI1, "pclk_spi1", "pclk_perilp1", 23, 11),
+ GATE(PCLK_SPI0, "pclk_spi0", "pclk_perilp1", 23, 10),
+ GATE(PCLK_DCF, "pclk_dcf", "pclk_perilp0", 23, 9),
+ GATE(ACLK_DCF, "aclk_dcf", "aclk_perilp0", 23, 8),
+ GATE(SCLK_INTMEM5, "clk_intmem5", "aclk_perilp0", 23, 7),
+ GATE(SCLK_INTMEM4, "clk_intmem4", "aclk_perilp0", 23, 6),
+ GATE(SCLK_INTMEM3, "clk_intmem3", "aclk_perilp0", 23, 5),
+ GATE(SCLK_INTMEM2, "clk_intmem2", "aclk_perilp0", 23, 4),
+ GATE(SCLK_INTMEM1, "clk_intmem1", "aclk_perilp0", 23, 3),
+ GATE(SCLK_INTMEM0, "clk_intmem0", "aclk_perilp0", 23, 2),
+ GATE(ACLK_TZMA, "aclk_tzma", "aclk_perilp0", 23, 1),
+ GATE(ACLK_INTMEM, "aclk_intmem", "aclk_perilp0", 23, 0),
+
+ /* CRU_CLKGATE_CON24 */
+ GATE(HCLK_S_CRYPTO1, "hclk_s_crypto1", "hclk_perilp0", 24, 15),
+ GATE(HCLK_M_CRYPTO1, "hclk_m_crypto1", "hclk_perilp0", 24, 14),
+ GATE(PCLK_PERIHP_GRF, "pclk_perilp_sgrf", "pclk_perilp1", 24, 13),
+ GATE(SCLK_M0_PERILP_DEC, "clk_m0_perilp_dec", "fclk_cm0s", 24, 11),
+ GATE(DCLK_M0_PERILP, "dclk_m0_perilp", "fclk_cm0s", 24, 10),
+ GATE(HCLK_M0_PERILP, "hclk_m0_perilp", "fclk_cm0s", 24, 9),
+ GATE(SCLK_M0_PERILP, "sclk_m0_perilp", "fclk_cm0s", 24, 8),
+ /* 7 - unused */
+ GATE(HCLK_S_CRYPTO0, "hclk_s_crypto0", "hclk_perilp0", 24, 6),
+ GATE(HCLK_M_CRYPTO0, "hclk_m_crypto0", "hclk_perilp0", 24, 5),
+ GATE(HCLK_ROM, "hclk_rom", "hclk_perilp0", 24, 4),
+ /* 3 - 0 unused */
+
+ /* CRU_CLKGATE_CON25 */
+ /* 15 - 13 unused */
+ GATE(0, "hclk_sdio_noc", "hclk_perilp1", 25, 12),
+ GATE(HCLK_M0_PERILP_NOC, "hclk_m0_perilp_noc", "fclk_cm0s", 25, 11),
+ GATE(0, "pclk_perilp1_noc", "pclk_perilp1", 25, 10),
+ GATE(0, "hclk_perilp1_noc", "hclk_perilp1", 25, 9),
+ GATE(HCLK_PERILP0_NOC, "hclk_perilp0_noc", "hclk_perilp0", 25, 8),
+ GATE(ACLK_PERILP0_NOC, "aclk_perilp0_noc", "aclk_perilp0", 25, 7),
+ GATE(ACLK_DMAC1_PERILP, "aclk_dmac1_perilp", "aclk_perilp0", 25, 6),
+ GATE(ACLK_DMAC0_PERILP, "aclk_dmac0_perilp", "aclk_perilp0", 25, 5),
+ /* 4 - 0 unused */
+
+ /* CRU_CLKGATE_CON26 */
+ /* 15 - 12 unused */
+ GATE(SCLK_TIMER11, "clk_timer11", "xin24m", 26, 11),
+ GATE(SCLK_TIMER10, "clk_timer10", "xin24m", 26, 10),
+ GATE(SCLK_TIMER09, "clk_timer09", "xin24m", 26, 9),
+ GATE(SCLK_TIMER08, "clk_timer08", "xin24m", 26, 8),
+ GATE(SCLK_TIMER07, "clk_timer07", "xin24m", 26, 7),
+ GATE(SCLK_TIMER06, "clk_timer06", "xin24m", 26, 6),
+ GATE(SCLK_TIMER05, "clk_timer05", "xin24m", 26, 5),
+ GATE(SCLK_TIMER04, "clk_timer04", "xin24m", 26, 4),
+ GATE(SCLK_TIMER03, "clk_timer03", "xin24m", 26, 3),
+ GATE(SCLK_TIMER02, "clk_timer02", "xin24m", 26, 2),
+ GATE(SCLK_TIMER01, "clk_timer01", "xin24m", 26, 1),
+ GATE(SCLK_TIMER00, "clk_timer00", "xin24m", 26, 0),
+
+ /* CRU_CLKGATE_CON27 */
+ /* 15 - 9 unused */
+ GATE(ACLK_ISP1_WRAPPER, "aclk_isp1_wrapper", "hclk_isp1", 27, 8),
+ GATE(HCLK_ISP1_WRAPPER, "hclk_isp1_wrapper", "aclk_isp0", 27, 7),
+ GATE(PCLK_ISP1_WRAPPER, "pclkin_isp1_wrapper", "pclkin_cif", 27, 6),
+ GATE(ACLK_ISP0_WRAPPER, "aclk_isp0_wrapper", "aclk_isp0", 27, 5),
+ GATE(HCLK_ISP0_WRAPPER, "hclk_isp0_wrapper", "hclk_isp0", 27, 4),
+ GATE(ACLK_ISP1_NOC, "aclk_isp1_noc", "aclk_isp1", 27, 3),
+ GATE(HCLK_ISP1_NOC, "hclk_isp1_noc", "hclk_isp1", 27, 2),
+ GATE(ACLK_ISP0_NOC, "aclk_isp0_noc", "aclk_isp0", 27, 1),
+ GATE(HCLK_ISP0_NOC, "hclk_isp0_noc", "hclk_isp0", 27, 0),
+
+ /* CRU_CLKGATE_CON28 */
+ /* 15 - 8 unused */
+ GATE(ACLK_VOP1, "aclk_vop1", "aclk_vop1_pre", 28, 7),
+ GATE(HCLK_VOP1, "hclk_vop1", "hclk_vop1_pre", 28, 6),
+ GATE(ACLK_VOP1_NOC, "aclk_vop1_noc", "aclk_vop1_pre", 28, 5),
+ GATE(HCLK_VOP1_NOC, "hclk_vop1_noc", "hclk_vop1_pre", 28, 4),
+ GATE(ACLK_VOP0, "aclk_vop0", "aclk_vop0_pre", 28, 3),
+ GATE(HCLK_VOP0, "hclk_vop0", "hclk_vop0_pre", 28, 2),
+ GATE(ACLK_VOP0_NOC, "aclk_vop0_noc", "aclk_vop0_pre", 28, 1),
+ GATE(HCLK_VOP0_NOC, "hclk_vop0_noc", "hclk_vop0_pre", 28, 0),
+
+ /* CRU_CLKGATE_CON29 */
+ /* 15 - 13 unused */
+ GATE(PCLK_VIO_GRF, "pclk_vio_grf", "pclk_vio", 29, 12),
+ GATE(PCLK_GASKET, "pclk_gasket", "pclk_hdcp", 29, 11),
+ GATE(ACLK_HDCP22, "aclk_hdcp22", "aclk_hdcp", 29, 10),
+ GATE(HCLK_HDCP22, "hclk_hdcp22", "hclk_hdcp", 29, 9),
+ GATE(PCLK_HDCP22, "pclk_hdcp22", "pclk_hdcp", 29, 8),
+ GATE(PCLK_DP_CTRL, "pclk_dp_ctrl", "pclk_hdcp", 29, 7),
+ GATE(PCLK_HDMI_CTRL, "pclk_hdmi_ctrl", "pclk_hdcp", 29, 6),
+ GATE(HCLK_HDCP_NOC, "hclk_hdcp_noc", "hclk_hdcp", 29, 5),
+ GATE(ACLK_HDCP_NOC, "aclk_hdcp_noc", "aclk_hdcp", 29, 4),
+ GATE(PCLK_HDCP_NOC, "pclk_hdcp_noc", "pclk_hdcp", 29, 3),
+ GATE(PCLK_MIPI_DSI1, "pclk_mipi_dsi1", "pclk_vio", 29, 2),
+ GATE(PCLK_MIPI_DSI0, "pclk_mipi_dsi0", "pclk_vio", 29, 1),
+ GATE(ACLK_VIO_NOC, "aclk_vio_noc", "aclk_vio", 29, 0),
/* CRU_CLKGATE_CON30 */
- CRU_GATE(ACLK_USB3_NOC, "aclk_usb3_noc", "aclk_usb3", 0x378, 0)
- CRU_GATE(ACLK_USB3OTG0, "aclk_usb3otg0", "aclk_usb3", 0x378, 1)
- CRU_GATE(ACLK_USB3OTG1, "aclk_usb3otg1", "aclk_usb3", 0x378, 2)
- CRU_GATE(ACLK_USB3_RKSOC_AXI_PERF, "aclk_usb3_rksoc_axi_perf", "aclk_usb3", 0x378, 3)
- CRU_GATE(ACLK_USB3_GRF, "aclk_usb3_grf", "aclk_usb3", 0x378, 4)
+ /* 15 - 12 unused */
+ GATE(ACLK_GPU_GRF, "aclk_gpu_grf", "aclk_gpu_pre", 30, 11),
+ GATE(ACLK_PERF_GPU, "aclk_perf_gpu", "aclk_gpu_pre", 30, 10),
+ /* 9 unused */
+ GATE(ACLK_GPU, "aclk_gpu", "aclk_gpu_pre", 30, 8),
+ /* 7 - 5 unused */
+ GATE(ACLK_USB3_GRF, "aclk_usb3_grf", "aclk_usb3", 30, 4),
+ GATE(ACLK_USB3_RKSOC_AXI_PERF, "aclk_usb3_rksoc_axi_perf", "aclk_usb3", 30, 3),
+ GATE(ACLK_USB3OTG1, "aclk_usb3otg1", "aclk_usb3", 30, 2),
+ GATE(ACLK_USB3OTG0, "aclk_usb3otg0", "aclk_usb3", 30, 1),
+ GATE(ACLK_USB3_NOC, "aclk_usb3_noc", "aclk_usb3", 30, 0),
/* CRU_CLKGATE_CON31 */
- CRU_GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_alive", 0x37c, 3)
- CRU_GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_alive", 0x37c, 4)
- CRU_GATE(PCLK_GPIO4, "pclk_gpio4", "pclk_alive", 0x37c, 5)
+ /* 15 - 11 unused */
+ GATE(PCLK_SGRF, "pclk_sgrf", "pclk_alive", 31, 10),
+ GATE(PCLK_PMU_INTR_ARB, "pclk_pmu_intr_arb", "pclk_alive", 31, 9),
+ GATE(PCLK_HSICPHY, "pclk_hsicphy", "pclk_perihp", 31, 8),
+ GATE(PCLK_TIMER1, "pclk_timer1", "pclk_alive", 31, 7),
+ GATE(PCLK_TIMER0, "pclk_timer0", "pclk_alive", 31, 6),
+ GATE(PCLK_GPIO4, "pclk_gpio4", "pclk_alive", 31, 5),
+ GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_alive", 31, 4),
+ GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_alive", 31, 3),
+ GATE(PCLK_INTR_ARB, "pclk_intr_arb", "pclk_alive", 31, 2),
+ GATE(PCLK_GRF, "pclk_grf", "pclk_alive", 31, 1),
+ /* 0 unused */
/* CRU_CLKGATE_CON32 */
- CRU_GATE(ACLK_EMMC_CORE, "aclk_emmccore", "aclk_emmc", 0x380, 8)
- CRU_GATE(ACLK_EMMC_NOC, "aclk_emmc_noc", "aclk_emmc", 0x380, 9)
- CRU_GATE(ACLK_EMMC_GRF, "aclk_emmcgrf", "aclk_emmc", 0x380, 10)
+ /* 15 - 14 unused */
+ GATE(PCLK_EDP_CTRL, "pclk_edp_ctrl", "pclk_edp", 32, 13),
+ GATE(PCLK_EDP_NOC, "pclk_edp_noc", "pclk_edp", 32, 12),
+ /* 11 unused */
+ GATE(ACLK_EMMC_GRF, "aclk_emmcgrf", "aclk_emmc", 32, 10),
+ GATE(ACLK_EMMC_NOC, "aclk_emmc_noc", "aclk_emmc", 32, 9),
+ GATE(ACLK_EMMC_CORE, "aclk_emmccore", "aclk_emmc", 32, 8),
+ /* 7 - 5 unused */
+ GATE(ACLK_PERF_GMAC, "aclk_perf_gmac", "aclk_gmac_pre", 32, 4),
+ GATE(PCLK_GMAC_NOC, "pclk_gmac_noc", "pclk_gmac_pre", 32, 3),
+ GATE(PCLK_GMAC, "pclk_gmac", "pclk_gmac_pre", 32, 2),
+ GATE(ACLK_GMAC_NOC, "aclk_gmac_noc", "aclk_gmac_pre", 32, 1),
+ GATE(ACLK_GMAC, "aclk_gmac", "aclk_gmac_pre", 32, 0),
/* CRU_CLKGATE_CON33 */
- CRU_GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_sd", 0x384, 8)
+ /* 15 - 10 unused */
+ GATE(0, "hclk_sdmmc_noc", "hclk_sd", 33, 9),
+ GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_sd", 33, 8),
+ GATE(ACLK_GIC_ADB400_GIC_2_CORE_B, "aclk_gic_adb400_gic_2_core_b", "aclk_gic_pre", 33, 5),
+ GATE(ACLK_GIC_ADB400_GIC_2_CORE_L, "aclk_gic_adb400_gic_2_core_l", "aclk_gic_pre", 33, 4),
+ GATE(ACLK_GIC_ADB400_CORE_B_2_GIC, "aclk_gic_adb400_core_b_2_gic", "aclk_gic_pre", 33, 3),
+ GATE(ACLK_GIC_ADB400_CORE_L_2_GIC, "aclk_gic_adb400_core_l_2_gic", "aclk_gic_pre", 33, 2),
+ GATE(ACLK_GIC_NOC, "aclk_gic_noc", "aclk_gic_pre", 33, 1),
+ GATE(ACLK_GIC, "aclk_gic", "aclk_gic_pre", 33, 0),
/* CRU_CLKGATE_CON34 */
- CRU_GATE(PCLK_SPI4, "pclk_spi5", "pclk_perilp1", 0x388, 5)
+ /* 15 - 7 unused */
+ GATE(0, "hclk_sdioaudio_noc", "hclk_perilp1", 34, 6),
+ GATE(PCLK_SPI5, "pclk_spi5", "hclk_perilp1", 34, 5),
+ GATE(HCLK_SDIO, "hclk_sdio", "hclk_perilp1", 34, 4),
+ GATE(HCLK_SPDIF, "hclk_spdif", "hclk_perilp1", 34, 3),
+ GATE(HCLK_I2S2_8CH, "hclk_i2s2", "hclk_perilp1", 34, 2),
+ GATE(HCLK_I2S1_8CH, "hclk_i2s1", "hclk_perilp1", 34, 1),
+ GATE(HCLK_I2S0_8CH, "hclk_i2s0", "hclk_perilp1", 34, 0),
};
-
-/*
- * PLLs
- */
-
-#define PLL_APLLL 1
-#define PLL_APLLB 2
-#define PLL_DPLL 3
-#define PLL_CPLL 4
-#define PLL_GPLL 5
-#define PLL_NPLL 6
-#define PLL_VPLL 7
+#define PLL_RATE(_hz, _ref, _fb, _post1, _post2, _dspd) \
+{ \
+ .freq = _hz, \
+ .refdiv = _ref, \
+ .fbdiv = _fb, \
+ .postdiv1 = _post1, \
+ .postdiv2 = _post2, \
+ .dsmpd = _dspd, \
+}
static struct rk_clk_pll_rate rk3399_pll_rates[] = {
- {
- .freq = 2208000000,
- .refdiv = 1,
- .fbdiv = 92,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 2184000000,
- .refdiv = 1,
- .fbdiv = 91,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 2160000000,
- .refdiv = 1,
- .fbdiv = 90,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 2136000000,
- .refdiv = 1,
- .fbdiv = 89,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 2112000000,
- .refdiv = 1,
- .fbdiv = 88,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 2088000000,
- .refdiv = 1,
- .fbdiv = 87,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 2064000000,
- .refdiv = 1,
- .fbdiv = 86,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 2040000000,
- .refdiv = 1,
- .fbdiv = 85,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 2016000000,
- .refdiv = 1,
- .fbdiv = 84,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1992000000,
- .refdiv = 1,
- .fbdiv = 83,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1968000000,
- .refdiv = 1,
- .fbdiv = 82,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1944000000,
- .refdiv = 1,
- .fbdiv = 81,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1920000000,
- .refdiv = 1,
- .fbdiv = 80,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1896000000,
- .refdiv = 1,
- .fbdiv = 79,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1872000000,
- .refdiv = 1,
- .fbdiv = 78,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1848000000,
- .refdiv = 1,
- .fbdiv = 77,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1824000000,
- .refdiv = 1,
- .fbdiv = 76,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1800000000,
- .refdiv = 1,
- .fbdiv = 75,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1776000000,
- .refdiv = 1,
- .fbdiv = 74,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1752000000,
- .refdiv = 1,
- .fbdiv = 73,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1728000000,
- .refdiv = 1,
- .fbdiv = 72,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1704000000,
- .refdiv = 1,
- .fbdiv = 71,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1680000000,
- .refdiv = 1,
- .fbdiv = 70,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1656000000,
- .refdiv = 1,
- .fbdiv = 69,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1632000000,
- .refdiv = 1,
- .fbdiv = 68,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1608000000,
- .refdiv = 1,
- .fbdiv = 67,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1600000000,
- .refdiv = 3,
- .fbdiv = 200,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1584000000,
- .refdiv = 1,
- .fbdiv = 66,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1560000000,
- .refdiv = 1,
- .fbdiv = 65,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1536000000,
- .refdiv = 1,
- .fbdiv = 64,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1512000000,
- .refdiv = 1,
- .fbdiv = 63,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1488000000,
- .refdiv = 1,
- .fbdiv = 62,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1464000000,
- .refdiv = 1,
- .fbdiv = 61,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1440000000,
- .refdiv = 1,
- .fbdiv = 60,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1416000000,
- .refdiv = 1,
- .fbdiv = 59,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1392000000,
- .refdiv = 1,
- .fbdiv = 58,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1368000000,
- .refdiv = 1,
- .fbdiv = 57,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1344000000,
- .refdiv = 1,
- .fbdiv = 56,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1320000000,
- .refdiv = 1,
- .fbdiv = 55,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1296000000,
- .refdiv = 1,
- .fbdiv = 54,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1272000000,
- .refdiv = 1,
- .fbdiv = 53,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1248000000,
- .refdiv = 1,
- .fbdiv = 52,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1200000000,
- .refdiv = 1,
- .fbdiv = 50,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1188000000,
- .refdiv = 2,
- .fbdiv = 99,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1104000000,
- .refdiv = 1,
- .fbdiv = 46,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1100000000,
- .refdiv = 12,
- .fbdiv = 550,
- .postdiv1 = 1,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1008000000,
- .refdiv = 1,
- .fbdiv = 84,
- .postdiv1 = 2,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 1000000000,
- .refdiv = 1,
- .fbdiv = 125,
- .postdiv1 = 3,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 984000000,
- .refdiv = 1,
- .fbdiv = 82,
- .postdiv1 = 2,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 960000000,
- .refdiv = 1,
- .fbdiv = 80,
- .postdiv1 = 2,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 936000000,
- .refdiv = 1,
- .fbdiv = 78,
- .postdiv1 = 2,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 912000000,
- .refdiv = 1,
- .fbdiv = 76,
- .postdiv1 = 2,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 900000000,
- .refdiv = 4,
- .fbdiv = 300,
- .postdiv1 = 2,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 888000000,
- .refdiv = 1,
- .fbdiv = 74,
- .postdiv1 = 2,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 864000000,
- .refdiv = 1,
- .fbdiv = 72,
- .postdiv1 = 2,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 840000000,
- .refdiv = 1,
- .fbdiv = 70,
- .postdiv1 = 2,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 816000000,
- .refdiv = 1,
- .fbdiv = 68,
- .postdiv1 = 2,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 800000000,
- .refdiv = 1,
- .fbdiv = 100,
- .postdiv1 = 3,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 700000000,
- .refdiv = 6,
- .fbdiv = 350,
- .postdiv1 = 2,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 696000000,
- .refdiv = 1,
- .fbdiv = 58,
- .postdiv1 = 2,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 676000000,
- .refdiv = 3,
- .fbdiv = 169,
- .postdiv1 = 2,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 600000000,
- .refdiv = 1,
- .fbdiv = 75,
- .postdiv1 = 3,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 594000000,
- .refdiv = 1,
- .fbdiv = 99,
- .postdiv1 = 4,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 533250000,
- .refdiv = 8,
- .fbdiv = 711,
- .postdiv1 = 4,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 504000000,
- .refdiv = 1,
- .fbdiv = 63,
- .postdiv1 = 3,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 500000000,
- .refdiv = 6,
- .fbdiv = 250,
- .postdiv1 = 2,
- .postdiv2 = 1,
- .dsmpd = 1,
- },
- {
- .freq = 408000000,
- .refdiv = 1,
- .fbdiv = 68,
- .postdiv1 = 2,
- .postdiv2 = 2,
- .dsmpd = 1,
- },
- {
- .freq = 312000000,
- .refdiv = 1,
- .fbdiv = 52,
- .postdiv1 = 2,
- .postdiv2 = 2,
- .dsmpd = 1,
- },
- {
- .freq = 297000000,
- .refdiv = 1,
- .fbdiv = 99,
- .postdiv1 = 4,
- .postdiv2 = 2,
- .dsmpd = 1,
- },
- {
- .freq = 216000000,
- .refdiv = 1,
- .fbdiv = 72,
- .postdiv1 = 4,
- .postdiv2 = 2,
- .dsmpd = 1,
- },
- {
- .freq = 148500000,
- .refdiv = 1,
- .fbdiv = 99,
- .postdiv1 = 4,
- .postdiv2 = 4,
- .dsmpd = 1,
- },
- {
- .freq = 106500000,
- .refdiv = 1,
- .fbdiv = 71,
- .postdiv1 = 4,
- .postdiv2 = 4,
- .dsmpd = 1,
- },
- {
- .freq = 96000000,
- .refdiv = 1,
- .fbdiv = 64,
- .postdiv1 = 4,
- .postdiv2 = 4,
- .dsmpd = 1,
- },
- {
- .freq = 74250000,
- .refdiv = 2,
- .fbdiv = 99,
- .postdiv1 = 4,
- .postdiv2 = 4,
- .dsmpd = 1,
- },
- {
- .freq = 65000000,
- .refdiv = 1,
- .fbdiv = 65,
- .postdiv1 = 6,
- .postdiv2 = 4,
- .dsmpd = 1,
- },
- {
- .freq = 54000000,
- .refdiv = 1,
- .fbdiv = 54,
- .postdiv1 = 6,
- .postdiv2 = 4,
- .dsmpd = 1,
- },
- {
- .freq = 27000000,
- .refdiv = 1,
- .fbdiv = 27,
- .postdiv1 = 6,
- .postdiv2 = 4,
- .dsmpd = 1,
- },
+ /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
+ PLL_RATE(2208000000, 1, 92, 1, 1, 1),
+ PLL_RATE(2184000000, 1, 91, 1, 1, 1),
+ PLL_RATE(2160000000, 1, 90, 1, 1, 1),
+ PLL_RATE(2136000000, 1, 89, 1, 1, 1),
+ PLL_RATE(2112000000, 1, 88, 1, 1, 1),
+ PLL_RATE(2088000000, 1, 87, 1, 1, 1),
+ PLL_RATE(2064000000, 1, 86, 1, 1, 1),
+ PLL_RATE(2040000000, 1, 85, 1, 1, 1),
+ PLL_RATE(2016000000, 1, 84, 1, 1, 1),
+ PLL_RATE(1992000000, 1, 83, 1, 1, 1),
+ PLL_RATE(1968000000, 1, 82, 1, 1, 1),
+ PLL_RATE(1944000000, 1, 81, 1, 1, 1),
+ PLL_RATE(1920000000, 1, 80, 1, 1, 1),
+ PLL_RATE(1896000000, 1, 79, 1, 1, 1),
+ PLL_RATE(1872000000, 1, 78, 1, 1, 1),
+ PLL_RATE(1848000000, 1, 77, 1, 1, 1),
+ PLL_RATE(1824000000, 1, 76, 1, 1, 1),
+ PLL_RATE(1800000000, 1, 75, 1, 1, 1),
+ PLL_RATE(1776000000, 1, 74, 1, 1, 1),
+ PLL_RATE(1752000000, 1, 73, 1, 1, 1),
+ PLL_RATE(1728000000, 1, 72, 1, 1, 1),
+ PLL_RATE(1704000000, 1, 71, 1, 1, 1),
+ PLL_RATE(1680000000, 1, 70, 1, 1, 1),
+ PLL_RATE(1656000000, 1, 69, 1, 1, 1),
+ PLL_RATE(1632000000, 1, 68, 1, 1, 1),
+ PLL_RATE(1608000000, 1, 67, 1, 1, 1),
+ PLL_RATE(1600000000, 3, 200, 1, 1, 1),
+ PLL_RATE(1584000000, 1, 66, 1, 1, 1),
+ PLL_RATE(1560000000, 1, 65, 1, 1, 1),
+ PLL_RATE(1536000000, 1, 64, 1, 1, 1),
+ PLL_RATE(1512000000, 1, 63, 1, 1, 1),
+ PLL_RATE(1488000000, 1, 62, 1, 1, 1),
+ PLL_RATE(1464000000, 1, 61, 1, 1, 1),
+ PLL_RATE(1440000000, 1, 60, 1, 1, 1),
+ PLL_RATE(1416000000, 1, 59, 1, 1, 1),
+ PLL_RATE(1392000000, 1, 58, 1, 1, 1),
+ PLL_RATE(1368000000, 1, 57, 1, 1, 1),
+ PLL_RATE(1344000000, 1, 56, 1, 1, 1),
+ PLL_RATE(1320000000, 1, 55, 1, 1, 1),
+ PLL_RATE(1296000000, 1, 54, 1, 1, 1),
+ PLL_RATE(1272000000, 1, 53, 1, 1, 1),
+ PLL_RATE(1248000000, 1, 52, 1, 1, 1),
+ PLL_RATE(1200000000, 1, 50, 1, 1, 1),
+ PLL_RATE(1188000000, 2, 99, 1, 1, 1),
+ PLL_RATE(1104000000, 1, 46, 1, 1, 1),
+ PLL_RATE(1100000000, 12, 550, 1, 1, 1),
+ PLL_RATE(1008000000, 1, 84, 2, 1, 1),
+ PLL_RATE(1000000000, 1, 125, 3, 1, 1),
+ PLL_RATE( 984000000, 1, 82, 2, 1, 1),
+ PLL_RATE( 960000000, 1, 80, 2, 1, 1),
+ PLL_RATE( 936000000, 1, 78, 2, 1, 1),
+ PLL_RATE( 912000000, 1, 76, 2, 1, 1),
+ PLL_RATE( 900000000, 4, 300, 2, 1, 1),
+ PLL_RATE( 888000000, 1, 74, 2, 1, 1),
+ PLL_RATE( 864000000, 1, 72, 2, 1, 1),
+ PLL_RATE( 840000000, 1, 70, 2, 1, 1),
+ PLL_RATE( 816000000, 1, 68, 2, 1, 1),
+ PLL_RATE( 800000000, 1, 100, 3, 1, 1),
+ PLL_RATE( 700000000, 6, 350, 2, 1, 1),
+ PLL_RATE( 696000000, 1, 58, 2, 1, 1),
+ PLL_RATE( 676000000, 3, 169, 2, 1, 1),
+ PLL_RATE( 600000000, 1, 75, 3, 1, 1),
+ PLL_RATE( 594000000, 1, 99, 4, 1, 1),
+ PLL_RATE( 533250000, 8, 711, 4, 1, 1),
+ PLL_RATE( 504000000, 1, 63, 3, 1, 1),
+ PLL_RATE( 500000000, 6, 250, 2, 1, 1),
+ PLL_RATE( 408000000, 1, 68, 2, 2, 1),
+ PLL_RATE( 312000000, 1, 52, 2, 2, 1),
+ PLL_RATE( 297000000, 1, 99, 4, 2, 1),
+ PLL_RATE( 216000000, 1, 72, 4, 2, 1),
+ PLL_RATE( 148500000, 1, 99, 4, 4, 1),
+ PLL_RATE( 106500000, 1, 71, 4, 4, 1),
+ PLL_RATE( 96000000, 1, 64, 4, 4, 1),
+ PLL_RATE( 74250000, 2, 99, 4, 4, 1),
+ PLL_RATE( 65000000, 1, 65, 6, 4, 1),
+ PLL_RATE( 54000000, 1, 54, 6, 4, 1),
+ PLL_RATE( 27000000, 1, 27, 6, 4, 1),
{},
};
-static const char *pll_parents[] = {"xin24m"};
-
-static struct rk_clk_pll_def lpll = {
- .clkdef = {
- .id = PLL_APLLL,
- .name = "lpll",
- .parent_names = pll_parents,
- .parent_cnt = nitems(pll_parents),
- },
- .base_offset = 0x00,
- .gate_offset = 0x300,
- .gate_shift = 0,
- .flags = RK_CLK_PLL_HAVE_GATE,
- .rates = rk3399_pll_rates,
- .normal_mode = true,
+static struct rk_clk_armclk_rates rk3399_cpu_l_rates[] = {
+ {1800000000, 1},
+ {1704000000, 1},
+ {1608000000, 1},
+ {1512000000, 1},
+ {1488000000, 1},
+ {1416000000, 1},
+ {1200000000, 1},
+ {1008000000, 1},
+ { 816000000, 1},
+ { 696000000, 1},
+ { 600000000, 1},
+ { 408000000, 1},
+ { 312000000, 1},
+ { 216000000, 1},
+ { 96000000, 1},
};
-static struct rk_clk_pll_def bpll = {
- .clkdef = {
- .id = PLL_APLLB,
- .name = "bpll",
- .parent_names = pll_parents,
- .parent_cnt = nitems(pll_parents),
- },
- .base_offset = 0x20,
- .gate_offset = 0x300,
- .gate_shift = 1,
- .flags = RK_CLK_PLL_HAVE_GATE,
- .rates = rk3399_pll_rates,
- .normal_mode = true,
+static struct rk_clk_armclk_rates rk3399_cpu_b_rates[] = {
+ {2208000000, 1},
+ {2184000000, 1},
+ {2088000000, 1},
+ {2040000000, 1},
+ {2016000000, 1},
+ {1992000000, 1},
+ {1896000000, 1},
+ {1800000000, 1},
+ {1704000000, 1},
+ {1608000000, 1},
+ {1512000000, 1},
+ {1488000000, 1},
+ {1416000000, 1},
+ {1200000000, 1},
+ {1008000000, 1},
+ { 816000000, 1},
+ { 696000000, 1},
+ { 600000000, 1},
+ { 408000000, 1},
+ { 312000000, 1},
+ { 216000000, 1},
+ { 96000000, 1},
};
-static struct rk_clk_pll_def dpll = {
- .clkdef = {
- .id = PLL_DPLL,
- .name = "dpll",
- .parent_names = pll_parents,
- .parent_cnt = nitems(pll_parents),
- },
- .base_offset = 0x40,
- .gate_offset = 0x300,
- .gate_shift = 2,
- .flags = RK_CLK_PLL_HAVE_GATE,
- .rates = rk3399_pll_rates,
-};
-
-
-static struct rk_clk_pll_def cpll = {
- .clkdef = {
- .id = PLL_CPLL,
- .name = "cpll",
- .parent_names = pll_parents,
- .parent_cnt = nitems(pll_parents),
- },
- .base_offset = 0x60,
- .rates = rk3399_pll_rates,
-};
-
-static struct rk_clk_pll_def gpll = {
- .clkdef = {
- .id = PLL_GPLL,
- .name = "gpll",
- .parent_names = pll_parents,
- .parent_cnt = nitems(pll_parents),
- },
- .base_offset = 0x80,
- .gate_offset = 0x300,
- .gate_shift = 3,
- .flags = RK_CLK_PLL_HAVE_GATE,
- .rates = rk3399_pll_rates,
-};
-
-static struct rk_clk_pll_def npll = {
- .clkdef = {
- .id = PLL_NPLL,
- .name = "npll",
- .parent_names = pll_parents,
- .parent_cnt = nitems(pll_parents),
- },
- .base_offset = 0xa0,
- .rates = rk3399_pll_rates,
-};
-
-static struct rk_clk_pll_def vpll = {
- .clkdef = {
- .id = PLL_VPLL,
- .name = "vpll",
- .parent_names = pll_parents,
- .parent_cnt = nitems(pll_parents),
- },
- .base_offset = 0xc0,
- .rates = rk3399_pll_rates,
-};
-
-#define ACLK_PERIHP 192
-#define HCLK_PERIHP 448
-#define PCLK_PERIHP 320
-
-static const char *aclk_perihp_parents[] = {"cpll_aclk_perihp_src", "gpll_aclk_perihp_src"};
-
-static struct rk_clk_composite_def aclk_perihp = {
- .clkdef = {
- .id = ACLK_PERIHP,
- .name = "aclk_perihp",
- .parent_names = aclk_perihp_parents,
- .parent_cnt = nitems(aclk_perihp_parents),
- },
- /* CRU_CLKSEL_CON14 */
- .muxdiv_offset = 0x138,
-
- .mux_shift = 7,
- .mux_width = 1,
- .div_shift = 0,
- .div_width = 5,
-
- /* CRU_CLKGATE_CON5 */
- .gate_offset = 0x314,
- .gate_shift = 2,
+/* Fixed rate clock. */
+#define FRATE(_id, _name, _freq) \
+{ \
+ .type = RK_CLK_FIXED, \
+ .clk.fixed = &(struct clk_fixed_def) { \
+ .clkdef.id = _id, \
+ .clkdef.name = _name, \
+ .clkdef.parent_names = NULL, \
+ .clkdef.parent_cnt = 0, \
+ .clkdef.flags = CLK_NODE_STATIC_STRINGS, \
+ .freq = _freq, \
+ }, \
+}
- .flags = RK_CLK_COMPOSITE_HAVE_MUX | RK_CLK_COMPOSITE_HAVE_GATE,
-};
+/* Fixed factor multipier/divider. */
+#define FFACT(_id, _name, _pname, _mult, _div) \
+{ \
+ .type = RK_CLK_FIXED, \
+ .clk.fixed = &(struct clk_fixed_def) { \
+ .clkdef.id = _id, \
+ .clkdef.name = _name, \
+ .clkdef.parent_names = (const char *[]){_pname}, \
+ .clkdef.parent_cnt = 1, \
+ .clkdef.flags = CLK_NODE_STATIC_STRINGS, \
+ .mult = _mult, \
+ .div = _div, \
+ }, \
+}
-static const char *hclk_pclk_perihp_parents[] = {"aclk_perihp"};
+/* Linked clock. */
+#define LINK(_name) \
+{ \
+ .type = RK_CLK_LINK, \
+ .clk.link = &(struct clk_link_def) { \
+ .clkdef.id = 0, \
+ .clkdef.name = _name, \
+ .clkdef.parent_names = NULL, \
+ .clkdef.parent_cnt = 0, \
+ .clkdef.flags = CLK_NODE_STATIC_STRINGS, \
+ }, \
+}
-static struct rk_clk_composite_def hclk_perihp = {
- .clkdef = {
- .id = HCLK_PERIHP,
- .name = "hclk_perihp",
- .parent_names = hclk_pclk_perihp_parents,
- .parent_cnt = nitems(hclk_pclk_perihp_parents),
- },
- /* CRU_CLKSEL_CON14 */
- .muxdiv_offset = 0x138,
+/* Standard PLL. */
+#define PLL(_id, _name, _base, _nm) \
+{ \
+ .type = RK3399_CLK_PLL, \
+ .clk.pll = &(struct rk_clk_pll_def) { \
+ .clkdef.id = _id, \
+ .clkdef.name = _name, \
+ .clkdef.parent_names = pll_src_p, \
+ .clkdef.parent_cnt = nitems(pll_src_p), \
+ .clkdef.flags = CLK_NODE_STATIC_STRINGS, \
+ .base_offset = _base, \
+ .rates = rk3399_pll_rates, \
+ .normal_mode = _nm \
+ }, \
+}
- .div_shift = 8,
- .div_width = 2,
+/* Multiplexer. */
+#define MUX(_id, _name, _pn, _f, _mo, _ms, _mw) \
+{ \
+ .type = RK_CLK_MUX, \
+ .clk.mux = &(struct rk_clk_mux_def) { \
+ .clkdef.id = _id, \
+ .clkdef.name = _name, \
+ .clkdef.parent_names = _pn, \
+ .clkdef.parent_cnt = nitems(_pn), \
+ .clkdef.flags = CLK_NODE_STATIC_STRINGS, \
+ .offset = CRU_CLKSEL_CON(_mo), \
+ .shift = _ms, \
+ .width = _mw, \
+ .mux_flags = _f, \
+ }, \
+}
- /* CRU_CLKGATE_CON5 */
- .gate_offset = 0x314,
- .gate_shift = 3,
+#define ARMDIV(_id, _name, _pn, _r, _o, _ds, _dw, _ms, _mw, _mp, _ap) \
+{ \
+ .type = RK_CLK_ARMCLK, \
+ .clk.armclk = &(struct rk_clk_armclk_def) { \
+ .clkdef.id = _id, \
+ .clkdef.name = _name, \
+ .clkdef.parent_names = _pn, \
+ .clkdef.parent_cnt = nitems(_pn), \
+ .clkdef.flags = CLK_NODE_STATIC_STRINGS, \
+ .muxdiv_offset = CRU_CLKSEL_CON(_o), \
+ .mux_shift = _ms, \
+ .mux_width = _mw, \
+ .div_shift = _ds, \
+ .div_width = _dw, \
+ .main_parent = _mp, \
+ .alt_parent = _ap, \
+ .rates = _r, \
+ .nrates = nitems(_r), \
+ }, \
+}
- .flags = RK_CLK_COMPOSITE_HAVE_MUX | RK_CLK_COMPOSITE_HAVE_GATE,
-};
+/* Fractional rate multipier/divider. */
+#define FRACT(_id, _name, _pname, _f, _o) \
+{ \
+ .type = RK_CLK_FRACT, \
+ .clk.fract = &(struct rk_clk_fract_def) { \
+ .clkdef.id = _id, \
+ .clkdef.name = _name, \
+ .clkdef.parent_names = (const char *[]){_pname}, \
+ .clkdef.parent_cnt = 1, \
+ .clkdef.flags = CLK_NODE_STATIC_STRINGS, \
+ .offset = CRU_CLKSEL_CON(_o), \
+ .flags = _f, \
+ }, \
+}
-static struct rk_clk_composite_def pclk_perihp = {
- .clkdef = {
- .id = PCLK_PERIHP,
- .name = "pclk_perihp",
- .parent_names = hclk_pclk_perihp_parents,
- .parent_cnt = nitems(hclk_pclk_perihp_parents),
- },
- /* CRU_CLKSEL_CON14 */
- .muxdiv_offset = 0x138,
+/* Full composite clock. */
+#define COMP(_id, _name, _pnames, _f, _o, _ds, _dw, _ms, _mw) \
+{ \
+ .type = RK_CLK_COMPOSITE, \
+ .clk.composite = &(struct rk_clk_composite_def) { \
+ .clkdef.id = _id, \
+ .clkdef.name = _name, \
+ .clkdef.parent_names = _pnames, \
+ .clkdef.parent_cnt = nitems(_pnames), \
+ .clkdef.flags = CLK_NODE_STATIC_STRINGS, \
+ .muxdiv_offset = CRU_CLKSEL_CON(_o), \
+ .mux_shift = _ms, \
+ .mux_width = _mw, \
+ .div_shift = _ds, \
+ .div_width = _dw, \
+ .flags = RK_CLK_COMPOSITE_HAVE_MUX | _f, \
+ }, \
+}
- .div_shift = 12,
- .div_width = 3,
+/* Composite clock without mux (divider olnly). */
+#define CDIV(_id, _name, _pname, _f, _o, _ds, _dw) \
+{ \
+ .type = RK_CLK_COMPOSITE, \
+ .clk.composite = &(struct rk_clk_composite_def) { \
+ .clkdef.id = _id, \
+ .clkdef.name = _name, \
+ .clkdef.parent_names = (const char *[]){_pname}, \
+ .clkdef.parent_cnt = 1, \
+ .clkdef.flags = CLK_NODE_STATIC_STRINGS, \
+ .muxdiv_offset = CRU_CLKSEL_CON(_o), \
+ .div_shift = _ds, \
+ .div_width = _dw, \
+ .flags = _f, \
+ }, \
+}
- /* CRU_CLKGATE_CON5 */
- .gate_offset = 0x314,
- .gate_shift = 4,
- .flags = RK_CLK_COMPOSITE_HAVE_MUX | RK_CLK_COMPOSITE_HAVE_GATE,
-};
+#define PLIST(_name) static const char *_name[]
+PLIST(pll_src_p) = {"xin24m", "xin32k"};
+
+PLIST(armclkl_p) = {"clk_core_l_lpll_src", "clk_core_l_bpll_src",
+ "clk_core_l_dpll_src", "clk_core_l_gpll_src"};
+PLIST(armclkb_p) = {"clk_core_b_lpll_src", "clk_core_b_bpll_src",
+ "clk_core_b_dpll_src", "clk_core_b_gpll_src"};
+PLIST(ddrclk_p) = {"clk_ddrc_lpll_src", "clk_ddrc_bpll_src",
+ "clk_ddrc_dpll_src", "clk_ddrc_gpll_src"};
+PLIST(pll_src_cpll_gpll_p) = {"cpll", "gpll"};
+PLIST(pll_src_cpll_gpll_ppll_p) = {"cpll", "gpll", "ppll"};
+PLIST(pll_src_cpll_gpll_upll_p) = {"cpll", "gpll", "upll"};
+PLIST(pll_src_npll_cpll_gpll_p) = {"npll", "cpll", "gpll"};
+PLIST(pll_src_cpll_gpll_npll_npll_p) = {"cpll", "gpll", "npll", "npll"};
+PLIST(pll_src_cpll_gpll_npll_ppll_p) = {"cpll", "gpll", "npll", "ppll" };
+PLIST(pll_src_cpll_gpll_npll_24m_p) = {"cpll", "gpll", "npll", "xin24m" };
+PLIST(pll_src_cpll_gpll_npll_usbphy480m_p)= {"cpll", "gpll", "npll", "clk_usbphy_480m" };
+PLIST(pll_src_ppll_cpll_gpll_npll_upll_p) = { "ppll", "cpll", "gpll", "npll", "upll" };
+PLIST(pll_src_cpll_gpll_npll_upll_24m_p)= { "cpll", "gpll", "npll", "upll", "xin24m" };
+PLIST(pll_src_cpll_gpll_npll_ppll_upll_24m_p) = { "cpll", "gpll", "npll", "ppll", "upll", "xin24m" };
+PLIST(pll_src_vpll_cpll_gpll_gpll_p) = {"vpll", "cpll", "gpll", "gpll"};
+PLIST(pll_src_vpll_cpll_gpll_npll_p) = {"vpll", "cpll", "gpll", "npll"};
+
+PLIST(aclk_cci_p) = {"cpll_aclk_cci_src", "gpll_aclk_cci_src",
+ "npll_aclk_cci_src", "vpll_aclk_cci_src"};
+PLIST(cci_trace_p) = {"cpll_cci_trace","gpll_cci_trace"};
+PLIST(cs_p)= {"cpll_cs", "gpll_cs", "npll_cs","npll_cs"};
+PLIST(aclk_perihp_p)= {"cpll_aclk_perihp_src", "gpll_aclk_perihp_src" };
+PLIST(dclk_vop0_p) = {"dclk_vop0_div", "dclk_vop0_frac"};
+PLIST(dclk_vop1_p)= {"dclk_vop1_div", "dclk_vop1_frac"};
+
+PLIST(clk_cif_p) = {"clk_cifout_src", "xin24m"};
+
+
+PLIST(pll_src_24m_usbphy480m_p) = { "xin24m", "clk_usbphy_480m"};
+PLIST(pll_src_24m_pciephy_p) = { "xin24m", "clk_pciephy_ref100m"};
+PLIST(pll_src_24m_32k_cpll_gpll_p)= {"xin24m", "xin32k", "cpll", "gpll"};
+PLIST(pciecore_cru_phy_p) = {"clk_pcie_core_cru", "clk_pcie_core_phy"};
+
+PLIST(aclk_emmc_p) = { "cpll_aclk_emmc_src", "gpll_aclk_emmc_src"};
+
+PLIST(aclk_perilp0_p) = { "cpll_aclk_perilp0_src",
+ "gpll_aclk_perilp0_src" };
+
+PLIST(fclk_cm0s_p) = { "cpll_fclk_cm0s_src",
+ "gpll_fclk_cm0s_src" };
+
+PLIST(hclk_perilp1_p) = { "cpll_hclk_perilp1_src",
+ "gpll_hclk_perilp1_src" };
+
+PLIST(clk_testout1_p) = { "clk_testout1_pll_src", "xin24m" };
+PLIST(clk_testout2_p) = { "clk_testout2_pll_src", "xin24m" };
+
+PLIST(usbphy_480m_p) = { "clk_usbphy0_480m_src",
+ "clk_usbphy1_480m_src" };
+PLIST(aclk_gmac_p) = { "cpll_aclk_gmac_src",
+ "gpll_aclk_gmac_src" };
+PLIST(rmii_p) = { "clk_gmac", "clkin_gmac" };
+PLIST(spdif_p) = { "clk_spdif_div", "clk_spdif_frac",
+ "clkin_i2s", "xin12m" };
+PLIST(i2s0_p) = { "clk_i2s0_div", "clk_i2s0_frac",
+ "clkin_i2s", "xin12m" };
+PLIST(i2s1_p) = { "clk_i2s1_div", "clk_i2s1_frac",
+ "clkin_i2s", "xin12m" };
+PLIST(i2s2_p) = { "clk_i2s2_div", "clk_i2s2_frac",
+ "clkin_i2s", "xin12m" };
+PLIST(i2sch_p) = {"clk_i2s0", "clk_i2s1", "clk_i2s2"};
+PLIST(i2sout_p) = {"clk_i2sout_src", "xin12m"};
+
+PLIST(uart0_p)= {"clk_uart0_div", "clk_uart0_frac", "xin24m"};
+PLIST(uart1_p)= {"clk_uart1_div", "clk_uart1_frac", "xin24m"};
+PLIST(uart2_p)= {"clk_uart2_div", "clk_uart2_frac", "xin24m"};
+PLIST(uart3_p)= {"clk_uart3_div", "clk_uart3_frac", "xin24m"};
-#define ACLK_PERILP0 194
-#define HCLK_PERILP0 449
-#define PCLK_PERILP0 322
+static struct rk_clk rk3399_clks[] = {
-static const char *aclk_perilp0_parents[] = {"cpll_aclk_perilp0_src", "gpll_aclk_perilp0_src"};
+ /* External clocks */
+ LINK("xin24m"),
+ FRATE(0, "xin32k", 32768),
+ FFACT(0, "xin12m", "xin24m", 1, 2),
+ FRATE(0, "clkin_i2s", 0),
+ FRATE(0, "pclkin_cif", 0),
+ LINK("clk_usbphy0_480m"),
+ LINK("clk_usbphy1_480m"),
+ LINK("clkin_gmac"),
+ FRATE(0, "clk_pcie_core_phy", 0),
+ FFACT(0, "clk_ddrc_div2", "clk_ddrc", 1, 2),
+
+ /* PLLs */
+ PLL(PLL_APLLL, "lpll", 0x00, false),
+ PLL(PLL_APLLB, "bpll", 0x20, true),
+ PLL(PLL_DPLL, "dpll", 0x40, false),
+ PLL(PLL_CPLL, "cpll", 0x60, false),
+ PLL(PLL_GPLL, "gpll", 0x80, false),
+ PLL(PLL_NPLL, "npll", 0xA0, false),
+ PLL(PLL_VPLL, "vpll", 0xC0, false),
+
+ /* CRU_CLKSEL_CON0 */
+ CDIV(0, "aclkm_core_l_c", "armclkl", 0,
+ 0, 8, 5),
+ ARMDIV(ARMCLKL, "armclkl", armclkl_p, rk3399_cpu_l_rates,
+ 0, 0, 5, 6, 2, 0, 3),
+ /* CRU_CLKSEL_CON1 */
+ CDIV(0, "pclk_dbg_core_l_c", "armclkl", 0,
+ 1, 8, 5),
+ CDIV(0, "atclk_core_l_c", "armclkl", 0,
+ 1, 0, 5),
+
+ /* CRU_CLKSEL_CON2 */
+ CDIV(0, "aclkm_core_b_c", "armclkb", 0,
+ 2, 8, 5),
+ ARMDIV(ARMCLKB, "armclkb", armclkb_p, rk3399_cpu_b_rates,
+ 2, 0, 5, 6, 2, 1, 3),
+
+ /* CRU_CLKSEL_CON3 */
+ CDIV(0, "pclken_dbg_core_b", "pclk_dbg_core_b", 0,
+ 3, 13, 2),
+ CDIV(0, "pclk_dbg_core_b_c", "armclkb", 0,
+ 3, 8, 5),
+ CDIV(0, "atclk_core_b_c", "armclkb", 0,
+ 3, 0, 5),
+
+ /* CRU_CLKSEL_CON4 */
+ COMP(0, "clk_cs", cs_p, 0,
+ 4, 0, 5, 6, 2),
+
+ /* CRU_CLKSEL_CON5 */
+ COMP(0, "clk_cci_trace_c", cci_trace_p, 0,
+ 5, 8, 5, 15, 1),
+ COMP(0, "aclk_cci_pre_c", aclk_cci_p, 0,
+ 5, 0, 5, 6, 2),
+
+ /* CRU_CLKSEL_CON6 */
+ COMP(0, "pclk_ddr_c", pll_src_cpll_gpll_p, 0,
+ 6, 8, 5, 15, 1),
+ COMP(SCLK_DDRC, "clk_ddrc", ddrclk_p, 0,
+ 6, 0, 3, 4, 2),
+
+ /* CRU_CLKSEL_CON7 */
+ CDIV(0, "hclk_vcodec_pre_c", "aclk_vcodec_pre", 0,
+ 7, 8, 5),
+ COMP(0, "aclk_vcodec_pre_c", pll_src_cpll_gpll_npll_ppll_p, 0,
+ 7, 0, 5, 6, 2),
+
+ /* CRU_CLKSEL_CON8 */
+ CDIV(0, "hclk_vdu_pre_c", "aclk_vdu_pre", 0,
+ 8, 8, 5),
+ COMP(0, "aclk_vdu_pre_c", pll_src_cpll_gpll_npll_ppll_p, 0,
+ 8, 0, 5, 6, 2),
+
+ /* CRU_CLKSEL_CON9 */
+ COMP(0, "clk_vdu_ca_c", pll_src_cpll_gpll_npll_npll_p, 0,
+ 9, 8, 5, 14, 2),
+ COMP(0, "clk_vdu_core_c", pll_src_cpll_gpll_npll_npll_p, 0,
+ 9, 0, 5, 6, 2),
+
+ /* CRU_CLKSEL_CON10 */
+ CDIV(0, "hclk_iep_pre_c", "aclk_iep_pre", 0,
+ 10, 8, 5),
+ COMP(0, "aclk_iep_pre_c", pll_src_cpll_gpll_npll_ppll_p, 0,
+ 10, 0, 5, 6, 2),
+
+ /* CRU_CLKSEL_CON11 */
+ CDIV(0, "hclk_rga_pre_c", "aclk_rga_pre", 0,
+ 11, 8, 5),
+ COMP(0, "aclk_rga_pre_c", pll_src_cpll_gpll_npll_ppll_p, 0,
+ 11, 0, 5, 6, 2),
+
+ /* CRU_CLKSEL_CON12 */
+ COMP(0, "aclk_center_c", pll_src_cpll_gpll_npll_npll_p, 0,
+ 12, 8, 5, 14, 2),
+ COMP(SCLK_RGA_CORE, "clk_rga_core_c", pll_src_cpll_gpll_npll_ppll_p, 0,
+ 12, 0, 5, 6, 2),
+
+ /* CRU_CLKSEL_CON13 */
+ COMP(0, "hclk_sd_c", pll_src_cpll_gpll_p, 0,
+ 13, 8, 5, 15, 1),
+ COMP(0, "aclk_gpu_pre_c", pll_src_ppll_cpll_gpll_npll_upll_p, 0,
+ 13, 0, 5, 5, 3),
-static struct rk_clk_composite_def aclk_perilp0 = {
- .clkdef = {
- .id = ACLK_PERILP0,
- .name = "aclk_perilp0",
- .parent_names = aclk_perilp0_parents,
- .parent_cnt = nitems(aclk_perilp0_parents),
- },
/* CRU_CLKSEL_CON14 */
- .muxdiv_offset = 0x15C,
-
- .mux_shift = 7,
- .mux_width = 1,
-
- .div_shift = 0,
- .div_width = 5,
-
- /* CRU_CLKGATE_CON7 */
- .gate_offset = 0x31C,
- .gate_shift = 2,
+ MUX(0, "upll", pll_src_24m_usbphy480m_p, 0,
+ 14, 15, 1),
+ CDIV(0, "pclk_perihp_c", "aclk_perihp", 0,
+ 14, 12, 2),
+ CDIV(0, "hclk_perihp_c", "aclk_perihp", 0,
+ 14, 8, 2),
+ MUX(0, "clk_usbphy_480m", usbphy_480m_p, 0,
+ 14, 6, 1),
+ COMP(0, "aclk_perihp_c", aclk_perihp_p, 0,
+ 14, 0, 5, 7, 1),
+
+ /* CRU_CLKSEL_CON15 */
+ COMP(0, "clk_sdio_c", pll_src_cpll_gpll_npll_ppll_upll_24m_p, 0,
+ 15, 0, 7, 8, 3),
+
+ /* CRU_CLKSEL_CON16 */
+ COMP(0, "clk_sdmmc_c", pll_src_cpll_gpll_npll_ppll_upll_24m_p, 0,
+ 16, 0, 7, 8, 3),
+
+ /* CRU_CLKSEL_CON17 */
+ COMP(0, "clk_pcie_pm_c", pll_src_cpll_gpll_npll_24m_p, 0,
+ 17, 0, 7, 8, 3),
+
+ /* CRU_CLKSEL_CON18 */
+ CDIV(0, "clk_pciephy_ref100m_c", "npll", 0,
+ 18, 11, 5),
+ MUX(SCLK_PCIEPHY_REF, "clk_pciephy_ref", pll_src_24m_pciephy_p, 0,
+ 18, 10, 1),
+ MUX(SCLK_PCIE_CORE, "clk_pcie_core", pciecore_cru_phy_p, 0,
+ 18, 7, 1),
+ COMP(0, "clk_pcie_core_cru_c", pll_src_cpll_gpll_npll_npll_p, 0,
+ 18, 0, 7, 8, 2),
+
+ /* CRU_CLKSEL_CON19 */
+ CDIV(0, "pclk_gmac_pre_c", "aclk_gmac_pre", 0,
+ 19, 8, 3),
+ MUX(SCLK_RMII_SRC, "clk_rmii_src",rmii_p, 0,
+ 19, 4, 1),
+ MUX(SCLK_HSICPHY, "clk_hsicphy_c", pll_src_cpll_gpll_npll_usbphy480m_p, 0,
+ 19, 0, 2),
+
+ /* CRU_CLKSEL_CON20 */
+ COMP(0, "clk_gmac_c", pll_src_cpll_gpll_npll_npll_p, 0,
+ 20, 8, 5, 14, 2),
+ COMP(0, "aclk_gmac_pre_c", aclk_gmac_p, 0,
+ 20, 0, 5, 7, 1),
+
+ /* CRU_CLKSEL_CON21 */
+ COMP(ACLK_EMMC, "aclk_emmc", aclk_emmc_p, 0,
+ 21, 0, 5, 7, 1),
+
+ /* CRU_CLKSEL_CON22 */
+ COMP(0, "clk_emmc_c", pll_src_cpll_gpll_npll_upll_24m_p, 0,
+ 22, 0, 7, 8, 3),
- .flags = RK_CLK_COMPOSITE_HAVE_MUX | RK_CLK_COMPOSITE_HAVE_GATE,
-};
-
-static const char *hclk_pclk_perilp0_parents[] = {"aclk_perilp0"};
-
-static struct rk_clk_composite_def hclk_perilp0 = {
- .clkdef = {
- .id = HCLK_PERILP0,
- .name = "hclk_perilp0",
- .parent_names = hclk_pclk_perilp0_parents,
- .parent_cnt = nitems(hclk_pclk_perilp0_parents),
- },
/* CRU_CLKSEL_CON23 */
- .muxdiv_offset = 0x15C,
-
- .div_shift = 8,
- .div_width = 2,
+ CDIV(0, "pclk_perilp0_c", "aclk_perilp0", 0,
+ 23, 12, 3),
+ CDIV(0, "hclk_perilp0_c", "aclk_perilp0", 0,
+ 23, 8, 2),
+ COMP(0, "aclk_perilp0_c", aclk_perilp0_p, 0,
+ 23, 0, 5, 7, 1),
+
+ /* CRU_CLKSEL_CON24 */
+ COMP(0, "fclk_cm0s_c", fclk_cm0s_p, 0,
+ 24, 8, 5, 15, 1),
+ COMP(0, "clk_crypto0_c", pll_src_cpll_gpll_ppll_p, 0,
+ 24, 0, 5, 6, 2),
- /* CRU_CLKGATE_CON7 */
- .gate_offset = 0x31C,
- .gate_shift = 3,
-
- .flags = RK_CLK_COMPOSITE_HAVE_MUX | RK_CLK_COMPOSITE_HAVE_GATE,
-};
-
-static struct rk_clk_composite_def pclk_perilp0 = {
- .clkdef = {
- .id = PCLK_PERILP0,
- .name = "pclk_perilp0",
- .parent_names = hclk_pclk_perilp0_parents,
- .parent_cnt = nitems(hclk_pclk_perilp0_parents),
- },
- /* CRU_CLKSEL_CON23 */
- .muxdiv_offset = 0x15C,
-
- .div_shift = 12,
- .div_width = 3,
-
- /* CRU_CLKGATE_CON7 */
- .gate_offset = 0x31C,
- .gate_shift = 4,
-
- .flags = RK_CLK_COMPOSITE_HAVE_MUX | RK_CLK_COMPOSITE_HAVE_GATE,
-};
-
-/*
- * misc
- */
-#define PCLK_ALIVE 390
-
-static const char *alive_parents[] = {"gpll"};
-
-static struct rk_clk_composite_def pclk_alive = {
- .clkdef = {
- .id = PCLK_ALIVE,
- .name = "pclk_alive",
- .parent_names = alive_parents,
- .parent_cnt = nitems(alive_parents),
- },
- /* CRU_CLKSEL_CON57 */
- .muxdiv_offset = 0x01e4,
-
- .div_shift = 0,
- .div_width = 5,
-};
-
-#define HCLK_PERILP1 450
-#define PCLK_PERILP1 323
-
-static const char *hclk_perilp1_parents[] = {"cpll", "gpll"};
-
-static struct rk_clk_composite_def hclk_perilp1 = {
- .clkdef = {
- .id = HCLK_PERILP1,
- .name = "hclk_perilp1",
- .parent_names = hclk_perilp1_parents,
- .parent_cnt = nitems(hclk_perilp1_parents),
- },
- /* CRU_CLKSEL_CON25 */
- .muxdiv_offset = 0x164,
- .mux_shift = 7,
- .mux_width = 1,
-
- .div_shift = 0,
- .div_width = 5,
-
- .flags = RK_CLK_COMPOSITE_HAVE_MUX,
-};
-
-static const char *pclk_perilp1_parents[] = {"hclk_perilp1"};
-
-static struct rk_clk_composite_def pclk_perilp1 = {
- .clkdef = {
- .id = PCLK_PERILP1,
- .name = "pclk_perilp1",
- .parent_names = pclk_perilp1_parents,
- .parent_cnt = nitems(pclk_perilp1_parents),
- },
/* CRU_CLKSEL_CON25 */
- .muxdiv_offset = 0x164,
+ CDIV(0, "pclk_perilp1_c", "hclk_perilp1", 0,
+ 25, 8, 3),
+ COMP(HCLK_PERILP1, "hclk_perilp1", hclk_perilp1_p, 0,
+ 25, 0, 5, 7, 1),
+
+ /* CRU_CLKSEL_CON26 */
+ CDIV(0, "clk_saradc_c", "xin24m", 0,
+ 26, 8, 8),
+ COMP(0, "clk_crypto1_c", pll_src_cpll_gpll_ppll_p, 0,
+ 26, 0, 5, 6, 2),
+
+ /* CRU_CLKSEL_CON27 */
+ COMP(0, "clk_tsadc_c", pll_src_p, 0,
+ 27, 0, 10, 15, 1),
+
+ /* CRU_CLKSEL_CON28 */
+ MUX(0, "clk_i2s0_mux", i2s0_p, 0,
+ 28, 8, 2),
+ COMP(0, "clk_i2s0_div_c", pll_src_cpll_gpll_p, 0,
+ 28, 0, 7, 7, 1),
+
+ /* CRU_CLKSEL_CON29 */
+ MUX(0, "clk_i2s1_mux", i2s1_p, 0,
+ 29, 8, 2),
+ COMP(0, "clk_i2s1_div_c", pll_src_cpll_gpll_p, 0,
+ 29, 0, 7, 7, 1),
+
+ /* CRU_CLKSEL_CON30 */
+ MUX(0, "clk_i2s2_mux", i2s2_p, 0,
+ 30, 8, 2),
+ COMP(0, "clk_i2s2_div_c", pll_src_cpll_gpll_p, 0,
+ 30, 0, 7, 7, 1),
+
+ /* CRU_CLKSEL_CON31 */
+ MUX(0, "clk_i2sout_c", i2sout_p, 0,
+ 31, 2, 1),
+ MUX(0, "clk_i2sout_src", i2sch_p, 0,
+ 31, 0, 2),
+
+ /* CRU_CLKSEL_CON32 */
+ COMP(0, "clk_spdif_rec_dptx_c", pll_src_cpll_gpll_p, 0,
+ 32, 8, 5, 15, 1),
+ MUX(0, "clk_spdif_mux", spdif_p, 0,
+ 32, 13, 2),
+ COMP(0, "clk_spdif_div_c", pll_src_cpll_gpll_p, 0,
+ 32, 0, 7, 7, 1),
+
+ /* CRU_CLKSEL_CON33 */
+ MUX(0, "clk_uart_src", pll_src_cpll_gpll_p, 0,
+ 33, 15, 1),
+ MUX(0, "clk_uart0_src", pll_src_cpll_gpll_upll_p, 0,
+ 33, 12, 2),
+ MUX(SCLK_UART0, "clk_uart0", uart0_p, 0,
+ 33, 8, 2),
+ CDIV(0, "clk_uart0_div_c", "clk_uart0_src", 0,
+ 33, 0, 7),
+
+ /* CRU_CLKSEL_CON34 */
+ MUX(SCLK_UART1, "clk_uart1", uart1_p, 0,
+ 34, 8, 2),
+ CDIV(0, "clk_uart1_div_c", "clk_uart_src", 0,
+ 34, 0, 7),
+
+ /* CRU_CLKSEL_CON35 */
+ MUX(SCLK_UART2, "clk_uart2", uart2_p, 0,
+ 35, 8, 2),
+ CDIV(0, "clk_uart2_div_c", "clk_uart_src", 0,
+ 35, 0, 7),
+
+ /* CRU_CLKSEL_CON36 */
+ MUX(SCLK_UART3, "clk_uart3", uart3_p, 0,
+ 36, 8, 2),
+ CDIV(0, "clk_uart3_div_c", "clk_uart_src", 0,
+ 36, 0, 7),
+
+ /* CRU_CLKSEL_CON37 */
+ /* unused */
+
+ /* CRU_CLKSEL_CON38 */
+ MUX(0, "clk_testout2_pll_src", pll_src_cpll_gpll_npll_npll_p, 0,
+ 38, 14, 2),
+ COMP(0, "clk_testout2_c", clk_testout2_p, 0,
+ 38, 8, 5, 13, 1),
+ MUX(0, "clk_testout1_pll_src", pll_src_cpll_gpll_npll_npll_p, 0,
+ 38, 6, 2),
+ COMP(0, "clk_testout1_c", clk_testout1_p, 0,
+ 38, 0, 5, 5, 1),
+
+ /* CRU_CLKSEL_CON39 */
+ COMP(0, "aclk_usb3_c", pll_src_cpll_gpll_npll_npll_p, 0,
+ 39, 0, 5, 6, 2),
+
+ /* CRU_CLKSEL_CON40 */
+ COMP(0, "clk_usb3otg0_suspend_c", pll_src_p, 0,
+ 40, 0, 10, 15, 1),
+
+ /* CRU_CLKSEL_CON41 */
+ COMP(0, "clk_usb3otg1_suspend_c", pll_src_p, 0,
+ 41, 0, 10, 15, 1),
+
+ /* CRU_CLKSEL_CON42 */
+ COMP(0, "aclk_hdcp_c", pll_src_cpll_gpll_ppll_p, 0,
+ 42, 8, 5, 14, 2),
+ COMP(0, "aclk_vio_c", pll_src_cpll_gpll_ppll_p, 0,
+ 42, 0, 5, 6, 2),
+
+
+ /* CRU_CLKSEL_CON43 */
+ CDIV(0, "pclk_hdcp_c", "aclk_hdcp", 0,
+ 43, 10, 5),
+ CDIV(0, "hclk_hdcp_c", "aclk_hdcp", 0,
+ 43, 5, 5),
+ CDIV(0, "pclk_vio_c", "aclk_vio", 0,
+ 43, 0, 5),
+
+ /* CRU_CLKSEL_CON44 */
+ COMP(0, "pclk_edp_c", pll_src_cpll_gpll_p, 0,
+ 44, 8, 6, 15, 1),
+
+ /* CRU_CLKSEL_CON45 - XXX clocks in mux are reversed in TRM !!!*/
+ COMP(0, "clk_hdmi_cec_c", pll_src_p, 0,
+ 45, 0, 10, 15, 1),
+
+ /* CRU_CLKSEL_CON46 */
+ COMP(0, "clk_dp_core_c", pll_src_npll_cpll_gpll_p, 0,
+ 46, 0, 5, 6, 2),
+
+ /* CRU_CLKSEL_CON47 */
+ CDIV(0, "hclk_vop0_pre_c", "aclk_vop0_pre_c", 0,
+ 47, 8, 5),
+ COMP(0, "aclk_vop0_pre_c", pll_src_vpll_cpll_gpll_npll_p, 0,
+ 47, 0, 5, 6, 2),
+
+ /* CRU_CLKSEL_CON48 */
+ CDIV(0, "hclk_vop1_pre_c", "aclk_vop1_pre", 0,
+ 48, 8, 5),
+ COMP(0, "aclk_vop1_pre_c", pll_src_vpll_cpll_gpll_npll_p, 0,
+ 48, 0, 5, 6, 2),
+
+ /* CRU_CLKSEL_CON49 */
+ MUX(DCLK_VOP0, "dclk_vop0", dclk_vop0_p, 0,
+ 49, 11, 1),
+ COMP(0, "dclk_vop0_div_c", pll_src_vpll_cpll_gpll_gpll_p, 0,
+ 49, 0, 8, 8, 2),
+
+ /* CRU_CLKSEL_CON50 */
+ MUX(DCLK_VOP1, "dclk_vop1", dclk_vop1_p, 0,
+ 50, 11, 1),
+ COMP(0, "dclk_vop1_div_c", pll_src_vpll_cpll_gpll_gpll_p, 0,
+ 50, 0, 8, 8, 2),
+
+ /* CRU_CLKSEL_CON51 */
+ COMP(0, "clk_vop0_pwm_c", pll_src_vpll_cpll_gpll_gpll_p, 0,
+ 51, 0, 5, 6, 2),
+
+ /* CRU_CLKSEL_CON52 */
+ COMP(0, "clk_vop1_pwm_c", pll_src_vpll_cpll_gpll_gpll_p, 0,
+ 52, 0, 5, 6, 2),
+
+ /* CRU_CLKSEL_CON53 */
+ CDIV(0, "hclk_isp0_c", "aclk_isp0", 0,
+ 53, 8, 5),
+ COMP(0, "aclk_isp0_c", pll_src_cpll_gpll_ppll_p, 0,
+ 53, 0, 5, 6, 2),
+
+ /* CRU_CLKSEL_CON54 */
+ CDIV(0, "hclk_isp1_c", "aclk_isp1", 0,
+ 54, 8, 5),
+ COMP(0, "aclk_isp1_c", pll_src_cpll_gpll_ppll_p, 0,
+ 54, 0, 5, 6, 2),
+
+ /* CRU_CLKSEL_CON55 */
+ COMP(0, "clk_isp1_c", pll_src_cpll_gpll_npll_npll_p, 0,
+ 55, 8, 5, 14, 2),
+ COMP(0, "clk_isp0_c", pll_src_cpll_gpll_npll_npll_p, 0,
+ 55, 0, 5, 6, 2),
+
+ /* CRU_CLKSEL_CON56 */
+ COMP(0, "aclk_gic_pre_c", pll_src_cpll_gpll_p, 0,
+ 56, 8, 5, 15, 1),
+ MUX(0, "clk_cifout_src_c", pll_src_cpll_gpll_npll_npll_p, 0,
+ 56, 6, 2),
+ COMP(SCLK_CIF_OUT, "clk_cifout", clk_cif_p, 0,
+ 56, 0, 5, 5, 1),
- .div_shift = 8,
- .div_width = 3,
-
- /* CRU_CLKGATE_CON8 */
- .gate_offset = 0x320,
- .gate_shift = 2,
-
- .flags = RK_CLK_COMPOSITE_HAVE_GATE,
-};
+ /* CRU_CLKSEL_CON57 */
+ CDIV(0, "clk_test_24m", "xin24m", 0,
+ 57, 6, 10),
+ CDIV(PCLK_ALIVE, "pclk_alive", "gpll", 0,
+ 57, 0, 5),
-/* USB3 clock */
-
-#define ACLK_USB3 244
-static const char *aclk_usb3_parents[] = {"cpll", "gpll", "npll", "npll"};
-static struct rk_clk_composite_def aclk_usb3 = {
- .clkdef = {
- .id = ACLK_USB3,
- .name = "aclk_usb3",
- .parent_names = aclk_usb3_parents,
- .parent_cnt = nitems(aclk_usb3_parents),
- },
- /* CRU_CLKSET_CON39 */
- .muxdiv_offset = 0x19C,
- .mux_shift = 6,
- .mux_width = 2,
-
- .div_shift = 0,
- .div_width = 5,
+ /* CRU_CLKSEL_CON58 */
+ COMP(0, "clk_spi5_c", pll_src_cpll_gpll_p, 0,
+ 58, 8, 7, 15, 1),
+ MUX(0, "clk_test_pre", pll_src_cpll_gpll_p, 0,
+ 58, 7, 1),
+ CDIV(0, "clk_test_c", "clk_test_pre", 0,
+ 58, 0, 5),
- /* CRU_CLKGATE_CON12 */
- .gate_offset = 0x330,
- .gate_shift = 0,
+ /* CRU_CLKSEL_CON59 */
+ COMP(0, "clk_spi1_c", pll_src_cpll_gpll_p, 0,
+ 59, 8, 7, 15, 1),
+ COMP(0, "clk_spi0_c", pll_src_cpll_gpll_p, 0,
+ 59, 0, 7, 7, 1),
- .flags = RK_CLK_COMPOSITE_HAVE_GATE,
-};
+ /* CRU_CLKSEL_CON60 */
+ COMP(0, "clk_spi4_c", pll_src_cpll_gpll_p, 0,
+ 60, 8, 7, 15, 1),
+ COMP(0, "clk_spi2_c", pll_src_cpll_gpll_p, 0,
+ 60, 0, 7, 7, 1),
-/*
- * i2c
- */
-static const char *i2c_parents[] = {"cpll", "gpll"};
-
-#define SCLK_I2C1 65
-#define SCLK_I2C2 66
-#define SCLK_I2C3 67
-#define SCLK_I2C5 68
-#define SCLK_I2C6 69
-#define SCLK_I2C7 70
-
-static struct rk_clk_composite_def i2c1 = {
- .clkdef = {
- .id = SCLK_I2C1,
- .name = "clk_i2c1",
- .parent_names = i2c_parents,
- .parent_cnt = nitems(i2c_parents),
- },
/* CRU_CLKSEL_CON61 */
- .muxdiv_offset = 0x01f4,
- .mux_shift = 7,
- .mux_width = 1,
+ COMP(0, "clk_i2c5_c", pll_src_cpll_gpll_p, 0,
+ 61, 8, 7, 15, 1),
+ COMP(0, "clk_i2c1_c", pll_src_cpll_gpll_p, 0,
+ 61, 0, 7, 7, 1),
- .div_shift = 0,
- .div_width = 7,
-
- /* CRU_CLKGATE_CON10 */
- .gate_offset = 0x0328,
- .gate_shift = 0,
-
- .flags = RK_CLK_COMPOSITE_HAVE_MUX | RK_CLK_COMPOSITE_HAVE_GATE,
-};
-
-static struct rk_clk_composite_def i2c2 = {
- .clkdef = {
- .id = SCLK_I2C2,
- .name = "clk_i2c2",
- .parent_names = i2c_parents,
- .parent_cnt = nitems(i2c_parents),
- },
/* CRU_CLKSEL_CON62 */
- .muxdiv_offset = 0x01f8,
- .mux_shift = 7,
- .mux_width = 1,
-
- .div_shift = 0,
- .div_width = 7,
-
- /* CRU_CLKGATE_CON10 */
- .gate_offset = 0x0328,
- .gate_shift = 2,
+ COMP(0, "clk_i2c6_c", pll_src_cpll_gpll_p, 0,
+ 62, 8, 7, 15, 1),
+ COMP(0, "clk_i2c2_c", pll_src_cpll_gpll_p, 0,
+ 62, 0, 7, 7, 1),
- .flags = RK_CLK_COMPOSITE_HAVE_MUX | RK_CLK_COMPOSITE_HAVE_GATE,
-};
-
-static struct rk_clk_composite_def i2c3 = {
- .clkdef = {
- .id = SCLK_I2C3,
- .name = "clk_i2c3",
- .parent_names = i2c_parents,
- .parent_cnt = nitems(i2c_parents),
- },
/* CRU_CLKSEL_CON63 */
- .muxdiv_offset = 0x01fc,
- .mux_shift = 7,
- .mux_width = 1,
-
- .div_shift = 0,
- .div_width = 7,
-
- /* CRU_CLKGATE_CON10 */
- .gate_offset = 0x0328,
- .gate_shift = 4,
-
- .flags = RK_CLK_COMPOSITE_HAVE_MUX | RK_CLK_COMPOSITE_HAVE_GATE,
-};
-
-static struct rk_clk_composite_def i2c5 = {
- .clkdef = {
- .id = SCLK_I2C5,
- .name = "clk_i2c5",
- .parent_names = i2c_parents,
- .parent_cnt = nitems(i2c_parents),
- },
- /* CRU_CLKSEL_CON61 */
- .muxdiv_offset = 0x01f4,
- .mux_shift = 15,
- .mux_width = 1,
-
- .div_shift = 8,
- .div_width = 7,
-
- /* CRU_CLKGATE_CON10 */
- .gate_offset = 0x0328,
- .gate_shift = 1,
-
- .flags = RK_CLK_COMPOSITE_HAVE_MUX | RK_CLK_COMPOSITE_HAVE_GATE,
-};
-
-static struct rk_clk_composite_def i2c6 = {
- .clkdef = {
- .id = SCLK_I2C6,
- .name = "clk_i2c6",
- .parent_names = i2c_parents,
- .parent_cnt = nitems(i2c_parents),
- },
- /* CRU_CLKSEL_CON62 */
- .muxdiv_offset = 0x01f8,
- .mux_shift = 15,
- .mux_width = 1,
-
- .div_shift = 8,
- .div_width = 7,
-
- /* CRU_CLKGATE_CON10 */
- .gate_offset = 0x0328,
- .gate_shift = 3,
-
- .flags = RK_CLK_COMPOSITE_HAVE_MUX | RK_CLK_COMPOSITE_HAVE_GATE,
-};
-
-static struct rk_clk_composite_def i2c7 = {
- .clkdef = {
- .id = SCLK_I2C7,
- .name = "clk_i2c7",
- .parent_names = i2c_parents,
- .parent_cnt = nitems(i2c_parents),
- },
- /* CRU_CLKSEL_CON63 */
- .muxdiv_offset = 0x01fc,
- .mux_shift = 15,
- .mux_width = 1,
-
- .div_shift = 8,
- .div_width = 7,
-
- /* CRU_CLKGATE_CON10 */
- .gate_offset = 0x0328,
- .gate_shift = 5,
-
- .flags = RK_CLK_COMPOSITE_HAVE_MUX | RK_CLK_COMPOSITE_HAVE_GATE,
-};
-
-/* USB3 */
-
-#define SCLK_UPHY0_TCPDPHY_REF 125
-#define SCLK_UPHY0_TCPDCORE 126
-
-/* Missing xin32k exported by rk808 */
-static const char *uphy0_tcpdphy_ref_parents[] = {"xin24m"};
-
-static struct rk_clk_composite_def uphy0_tcpdphy_ref = {
- .clkdef = {
- .id = SCLK_UPHY0_TCPDPHY_REF,
- .name = "uphy0_tcpdphy_ref",
- .parent_names = uphy0_tcpdphy_ref_parents,
- .parent_cnt = nitems(uphy0_tcpdphy_ref_parents),
- },
- /* CRU_CLKSET_CON64 */
- .muxdiv_offset = 0x0200,
- .mux_shift = 15,
- .mux_width = 1,
-
- .div_shift = 8,
- .div_width = 5,
-
- /* CRU_CLKGATE_CON13 */
- .gate_offset = 0x0334,
- .gate_shift = 4,
-
- .flags = RK_CLK_COMPOSITE_HAVE_MUX | RK_CLK_COMPOSITE_HAVE_GATE,
-};
-
-/* Missing xin32k exported by rk808 */
-static const char *uphy0_tcpdcore_parents[] = {"xin24m", "xin24m", "cpll", "gpll"};
-
-static struct rk_clk_composite_def uphy0_tcpdcore = {
- .clkdef = {
- .id = SCLK_UPHY0_TCPDCORE,
- .name = "uphy0_tcpdcore",
- .parent_names = uphy0_tcpdcore_parents,
- .parent_cnt = nitems(uphy0_tcpdcore_parents),
- },
- /* CRU_CLKSET_CON64 */
- .muxdiv_offset = 0x0200,
- .mux_shift = 6,
- .mux_width = 2,
-
- .div_shift = 0,
- .div_width = 5,
-
- /* CRU_CLKGATE_CON13 */
- .gate_offset = 0x0334,
- .gate_shift = 5,
-
- .flags = RK_CLK_COMPOSITE_HAVE_MUX | RK_CLK_COMPOSITE_HAVE_GATE,
-};
-
-#define SCLK_UPHY1_TCPDPHY_REF 127
-#define SCLK_UPHY1_TCPDCORE 128
-
-/* Missing xin32k exported by rk808 */
-static const char *uphy1_tcpdphy_ref_parents[] = {"xin24m"};
-
-static struct rk_clk_composite_def uphy1_tcpdphy_ref = {
- .clkdef = {
- .id = SCLK_UPHY1_TCPDPHY_REF,
- .name = "uphy1_tcpdphy_ref",
- .parent_names = uphy1_tcpdphy_ref_parents,
- .parent_cnt = nitems(uphy1_tcpdphy_ref_parents),
- },
- /* CRU_CLKSET_CON65 */
- .muxdiv_offset = 0x0204,
- .mux_shift = 15,
- .mux_width = 1,
-
- .div_shift = 8,
- .div_width = 5,
-
- /* CRU_CLKGATE_CON13 */
- .gate_offset = 0x0334,
- .gate_shift = 6,
-
- .flags = RK_CLK_COMPOSITE_HAVE_MUX | RK_CLK_COMPOSITE_HAVE_GATE,
-};
-
-/* Missing xin32k exported by rk808 */
-static const char *uphy1_tcpdcore_parents[] = {"xin24m", "xin24m", "cpll", "gpll"};
-
-static struct rk_clk_composite_def uphy1_tcpdcore = {
- .clkdef = {
- .id = SCLK_UPHY1_TCPDCORE,
- .name = "uphy1_tcpdcore",
- .parent_names = uphy1_tcpdcore_parents,
- .parent_cnt = nitems(uphy1_tcpdcore_parents),
- },
- /* CRU_CLKSET_CON65 */
- .muxdiv_offset = 0x0204,
- .mux_shift = 6,
- .mux_width = 2,
-
- .div_shift = 0,
- .div_width = 5,
-
- /* CRU_CLKGATE_CON13 */
- .gate_offset = 0x0334,
- .gate_shift = 7,
-
- .flags = RK_CLK_COMPOSITE_HAVE_MUX | RK_CLK_COMPOSITE_HAVE_GATE,
-};
-
-/*
- * spi
- */
-static const char *spi_parents[] = {"cpll", "gpll"};
-
-#define SCLK_SPI0 71
-#define SCLK_SPI1 72
-#define SCLK_SPI2 73
-#define SCLK_SPI4 74
-#define SCLK_SPI5 75
-
-static struct rk_clk_composite_def spi0 = {
- .clkdef = {
- .id = SCLK_SPI0,
- .name = "clk_spi0",
- .parent_names = spi_parents,
- .parent_cnt = nitems(spi_parents),
- },
- /* CRU_CLKSEL_CON59 */
- .muxdiv_offset = 0x01ec,
- .mux_shift = 7,
- .mux_width = 1,
-
- .div_shift = 0,
- .div_width = 7,
-
- /* CRU_CLKGATE_CON9 */
- .gate_offset = 0x0324,
- .gate_shift = 12,
-
- .flags = RK_CLK_COMPOSITE_HAVE_MUX | RK_CLK_COMPOSITE_HAVE_GATE,
-};
-
-static struct rk_clk_composite_def spi1 = {
- .clkdef = {
- .id = SCLK_SPI1,
- .name = "clk_spi1",
- .parent_names = spi_parents,
- .parent_cnt = nitems(spi_parents),
- },
- /* CRU_CLKSEL_CON59 */
- .muxdiv_offset = 0x01ec,
- .mux_shift = 15,
- .mux_width = 1,
-
- .div_shift = 8,
- .div_width = 7,
-
- /* CRU_CLKGATE_CON9 */
- .gate_offset = 0x0324,
- .gate_shift = 13,
-
- .flags = RK_CLK_COMPOSITE_HAVE_MUX | RK_CLK_COMPOSITE_HAVE_GATE,
-};
-
-static struct rk_clk_composite_def spi2 = {
- .clkdef = {
- .id = SCLK_SPI2,
- .name = "clk_spi2",
- .parent_names = spi_parents,
- .parent_cnt = nitems(spi_parents),
- },
- /* CRU_CLKSEL_CON60 */
- .muxdiv_offset = 0x01f0,
- .mux_shift = 7,
- .mux_width = 1,
-
- .div_shift = 0,
- .div_width = 7,
-
- /* CRU_CLKGATE_CON9 */
- .gate_offset = 0x0324,
- .gate_shift = 14,
-
- .flags = RK_CLK_COMPOSITE_HAVE_MUX | RK_CLK_COMPOSITE_HAVE_GATE,
-};
-
-static struct rk_clk_composite_def spi4 = {
- .clkdef = {
- .id = SCLK_SPI4,
- .name = "clk_spi4",
- .parent_names = spi_parents,
- .parent_cnt = nitems(spi_parents),
- },
- /* CRU_CLKSEL_CON60 */
- .muxdiv_offset = 0x01f0,
- .mux_shift = 15,
- .mux_width = 1,
-
- .div_shift = 8,
- .div_width = 7,
-
- /* CRU_CLKGATE_CON9 */
- .gate_offset = 0x0324,
- .gate_shift = 15,
-
- .flags = RK_CLK_COMPOSITE_HAVE_MUX | RK_CLK_COMPOSITE_HAVE_GATE,
-};
-
-static struct rk_clk_composite_def spi5 = {
- .clkdef = {
- .id = SCLK_SPI5,
- .name = "clk_spi5",
- .parent_names = spi_parents,
- .parent_cnt = nitems(spi_parents),
- },
- /* CRU_CLKSEL_CON58 */
- .muxdiv_offset = 0x01e8,
- .mux_shift = 15,
- .mux_width = 1,
-
- .div_shift = 8,
- .div_width = 7,
-
- /* CRU_CLKGATE_CON13 */
- .gate_offset = 0x0334,
- .gate_shift = 13,
-
- .flags = RK_CLK_COMPOSITE_HAVE_MUX | RK_CLK_COMPOSITE_HAVE_GATE,
-};
-
-/*
- * ARM CPU clocks (LITTLE and big)
- */
-#define ARMCLKL 8
-#define ARMCLKB 9
-
-static const char *armclk_parents[] = {"lpll", "bpll", "dpll", "gpll"};
-
-static struct rk_clk_armclk_rates rk3399_armclkl_rates[] = {
- {
- .freq = 1800000000,
- .div = 1,
- },
- {
- .freq = 1704000000,
- .div = 1,
- },
- {
- .freq = 1608000000,
- .div = 1,
- },
- {
- .freq = 1512000000,
- .div = 1,
- },
- {
- .freq = 1488000000,
- .div = 1,
- },
- {
- .freq = 1416000000,
- .div = 1,
- },
- {
- .freq = 1200000000,
- .div = 1,
- },
- {
- .freq = 1008000000,
- .div = 1,
- },
- {
- .freq = 816000000,
- .div = 1,
- },
- {
- .freq = 696000000,
- .div = 1,
- },
- {
- .freq = 600000000,
- .div = 1,
- },
- {
- .freq = 408000000,
- .div = 1,
- },
- {
- .freq = 312000000,
- .div = 1,
- },
- {
- .freq = 216000000,
- .div = 1,
- },
- {
- .freq = 96000000,
- .div = 1,
- },
-};
-
-static struct rk_clk_armclk_def armclk_l = {
- .clkdef = {
- .id = ARMCLKL,
- .name = "armclkl",
- .parent_names = armclk_parents,
- .parent_cnt = nitems(armclk_parents),
- },
- /* CRU_CLKSEL_CON0 */
- .muxdiv_offset = 0x100,
- .mux_shift = 6,
- .mux_width = 2,
-
- .div_shift = 0,
- .div_width = 5,
-
- .flags = RK_CLK_COMPOSITE_HAVE_MUX,
- .main_parent = 0,
- .alt_parent = 3,
-
- .rates = rk3399_armclkl_rates,
- .nrates = nitems(rk3399_armclkl_rates),
-};
-
-static struct rk_clk_armclk_rates rk3399_armclkb_rates[] = {
- {
- .freq = 2208000000,
- .div = 1,
- },
- {
- .freq = 2184000000,
- .div = 1,
- },
- {
- .freq = 2088000000,
- .div = 1,
- },
- {
- .freq = 2040000000,
- .div = 1,
- },
- {
- .freq = 2016000000,
- .div = 1,
- },
- {
- .freq = 1992000000,
- .div = 1,
- },
- {
- .freq = 1896000000,
- .div = 1,
- },
- {
- .freq = 1800000000,
- .div = 1,
- },
- {
- .freq = 1704000000,
- .div = 1,
- },
- {
- .freq = 1608000000,
- .div = 1,
- },
- {
- .freq = 1512000000,
- .div = 1,
- },
- {
- .freq = 1488000000,
- .div = 1,
- },
- {
- .freq = 1416000000,
- .div = 1,
- },
- {
- .freq = 1200000000,
- .div = 1,
- },
- {
- .freq = 1008000000,
- .div = 1,
- },
- {
- .freq = 816000000,
- .div = 1,
- },
- {
- .freq = 696000000,
- .div = 1,
- },
- {
- .freq = 600000000,
- .div = 1,
- },
- {
- .freq = 408000000,
- .div = 1,
- },
- {
- .freq = 312000000,
- .div = 1,
- },
- {
- .freq = 216000000,
- .div = 1,
- },
- {
- .freq = 96000000,
- .div = 1,
- },
-};
-
-static struct rk_clk_armclk_def armclk_b = {
- .clkdef = {
- .id = ARMCLKB,
- .name = "armclkb",
- .parent_names = armclk_parents,
- .parent_cnt = nitems(armclk_parents),
- },
- .muxdiv_offset = 0x108,
- .mux_shift = 6,
- .mux_width = 2,
-
- .div_shift = 0,
- .div_width = 5,
-
- .flags = RK_CLK_COMPOSITE_HAVE_MUX,
- .main_parent = 1,
- .alt_parent = 3,
-
- .rates = rk3399_armclkb_rates,
- .nrates = nitems(rk3399_armclkb_rates),
-};
-
-/*
- * sdmmc
- */
-
-#define HCLK_SD 461
-
-static const char *hclk_sd_parents[] = {"cpll", "gpll"};
-
-static struct rk_clk_composite_def hclk_sd = {
- .clkdef = {
- .id = HCLK_SD,
- .name = "hclk_sd",
- .parent_names = hclk_sd_parents,
- .parent_cnt = nitems(hclk_sd_parents),
- },
-
- .muxdiv_offset = 0x134,
- .mux_shift = 15,
- .mux_width = 1,
-
- .div_shift = 8,
- .div_width = 5,
-
- .gate_offset = 0x330,
- .gate_shift = 13,
-
- .flags = RK_CLK_COMPOSITE_HAVE_MUX | RK_CLK_COMPOSITE_HAVE_GATE,
-};
-
-#define SCLK_SDMMC 76
-
-static const char *sclk_sdmmc_parents[] = {"cpll", "gpll", "npll", "ppll"};
-
-static struct rk_clk_composite_def sclk_sdmmc = {
- .clkdef = {
- .id = SCLK_SDMMC,
- .name = "sclk_sdmmc",
- .parent_names = sclk_sdmmc_parents,
- .parent_cnt = nitems(sclk_sdmmc_parents),
- },
-
- .muxdiv_offset = 0x140,
- .mux_shift = 8,
- .mux_width = 3,
-
- .div_shift = 0,
- .div_width = 7,
-
- .gate_offset = 0x318,
- .gate_shift = 1,
-
- .flags = RK_CLK_COMPOSITE_HAVE_MUX | RK_CLK_COMPOSITE_HAVE_GATE,
-};
-
-/*
- * emmc
+ COMP(0, "clk_i2c7_c", pll_src_cpll_gpll_p, 0,
+ 63, 8, 7, 15, 1),
+ COMP(0, "clk_i2c3_c", pll_src_cpll_gpll_p, 0,
+ 63, 0, 7, 7, 1),
+
+ /* CRU_CLKSEL_CON64 */
+ COMP(0, "clk_uphy0_tcpdphy_ref_c", pll_src_p, 0,
+ 64, 8, 5, 15, 1),
+ COMP(0, "clk_uphy0_tcpdcore_c", pll_src_24m_32k_cpll_gpll_p, 0,
+ 64, 0, 5, 6, 2),
+
+ /* CRU_CLKSEL_CON65 */
+ COMP(0, "clk_uphy1_tcpdphy_ref_c", pll_src_p, 0,
+ 65, 8, 5, 15, 1),
+ COMP(0, "clk_uphy1_tcpdcore_c", pll_src_24m_32k_cpll_gpll_p, 0,
+ 65, 0, 5, 6, 2),
+
+ /* CRU_CLKSEL_CON99 - 107 */
+ FRACT(0, "clk_spdif_frac_c", "clk_spdif_div", 0,
+ 99),
+ FRACT(0, "clk_i2s0_frac_c", "clk_i2s0_div", 0,
+ 96),
+ FRACT(0, "clk_i2s1_frac_c", "clk_i2s1_div", 0,
+ 97),
+ FRACT(0, "clk_i2s2_frac_c", "clk_i2s2_div", 0,
+ 98),
+ FRACT(0, "clk_uart0_frac_c", "clk_uart0_div", 0,
+ 100),
+ FRACT(0, "clk_uart1_frac_c", "clk_uart1_div", 0,
+ 101),
+ FRACT(0, "clk_uart2_frac_c", "clk_uart2_div", 0,
+ 102),
+ FRACT(0, "clk_uart3_frac_c", "clk_uart3_div", 0,
+ 103),
+ FRACT(0, "clk_test_frac_c", "clk_test_pre", 0,
+ 105),
+ FRACT(DCLK_VOP0_FRAC, "dclk_vop0_frac", "dclk_vop0_div", 0,
+ 106),
+ FRACT(DCLK_VOP1_FRAC, "dclk_vop1_frac", "dclk_vop1_div", 0,
+ 107),
+
+/* Not yet implemented yet
+ * MMC(SCLK_SDMMC_DRV, "sdmmc_drv", "clk_sdmmc", RK3399_SDMMC_CON0, 1),
+ * MMC(SCLK_SDMMC_SAMPLE, "sdmmc_sample", "clk_sdmmc", RK3399_SDMMC_CON1, 1),
+ * MMC(SCLK_SDIO_DRV, "sdio_drv", "clk_sdio", RK3399_SDIO_CON0, 1),
+ * MMC(SCLK_SDIO_SAMPLE, "sdio_sample", "clk_sdio", RK3399_SDIO_CON1, 1),
*/
-#define SCLK_EMMC 78
-static const char *sclk_emmc_parents[] = {"cpll", "gpll", "npll"};
-static struct rk_clk_composite_def sclk_emmc = {
- .clkdef = {
- .id = SCLK_EMMC,
- .name = "sclk_emmc",
- .parent_names = sclk_emmc_parents,
- .parent_cnt = nitems(sclk_emmc_parents),
- },
-
- .muxdiv_offset = 0x158,
- .mux_shift = 8,
- .mux_width = 3,
-
- .div_shift = 0,
- .div_width = 7,
-
- .gate_offset = 0x318,
- .gate_shift = 14,
-
- .flags = RK_CLK_COMPOSITE_HAVE_MUX | RK_CLK_COMPOSITE_HAVE_GATE,
-};
-
-#define ACLK_EMMC 240
-
-static const char *aclk_emmc_parents[] = {
- "cpll_aclk_emmc_src",
- "gpll_aclk_emmc_src"
-};
-
-static struct rk_clk_composite_def aclk_emmc = {
- .clkdef = {
- .id = ACLK_EMMC,
- .name = "aclk_emmc",
- .parent_names = aclk_emmc_parents,
- .parent_cnt = nitems(aclk_emmc_parents),
- },
-
- .muxdiv_offset = 0x154,
- .mux_shift = 7,
- .mux_width = 1,
-
- .div_shift = 0,
- .div_width = 5,
-
- .flags = RK_CLK_COMPOSITE_HAVE_MUX,
-};
-
-static struct rk_clk rk3399_clks[] = {
- {
- .type = RK3399_CLK_PLL,
- .clk.pll = &lpll
- },
- {
- .type = RK3399_CLK_PLL,
- .clk.pll = &bpll
- },
- {
- .type = RK3399_CLK_PLL,
- .clk.pll = &dpll
- },
- {
- .type = RK3399_CLK_PLL,
- .clk.pll = &cpll
- },
- {
- .type = RK3399_CLK_PLL,
- .clk.pll = &gpll
- },
- {
- .type = RK3399_CLK_PLL,
- .clk.pll = &npll
- },
- {
- .type = RK3399_CLK_PLL,
- .clk.pll = &vpll
- },
-
- {
- .type = RK_CLK_COMPOSITE,
- .clk.composite = &aclk_perihp,
- },
- {
- .type = RK_CLK_COMPOSITE,
- .clk.composite = &hclk_perihp,
- },
- {
- .type = RK_CLK_COMPOSITE,
- .clk.composite = &pclk_perihp,
- },
- {
- .type = RK_CLK_COMPOSITE,
- .clk.composite = &aclk_perilp0,
- },
- {
- .type = RK_CLK_COMPOSITE,
- .clk.composite = &hclk_perilp0,
- },
- {
- .type = RK_CLK_COMPOSITE,
- .clk.composite = &pclk_perilp0,
- },
- {
- .type = RK_CLK_COMPOSITE,
- .clk.composite = &pclk_alive,
- },
- {
- .type = RK_CLK_COMPOSITE,
- .clk.composite = &hclk_perilp1,
- },
- {
- .type = RK_CLK_COMPOSITE,
- .clk.composite = &pclk_perilp1,
- },
- {
- .type = RK_CLK_COMPOSITE,
- .clk.composite = &aclk_usb3,
- },
- {
- .type = RK_CLK_COMPOSITE,
- .clk.composite = &i2c1,
- },
- {
- .type = RK_CLK_COMPOSITE,
- .clk.composite = &i2c2,
- },
- {
- .type = RK_CLK_COMPOSITE,
- .clk.composite = &i2c3,
- },
- {
- .type = RK_CLK_COMPOSITE,
- .clk.composite = &i2c5,
- },
- {
- .type = RK_CLK_COMPOSITE,
- .clk.composite = &i2c6,
- },
- {
- .type = RK_CLK_COMPOSITE,
- .clk.composite = &i2c7,
- },
- {
- .type = RK_CLK_COMPOSITE,
- .clk.composite = &uphy0_tcpdphy_ref,
- },
- {
- .type = RK_CLK_COMPOSITE,
- .clk.composite = &uphy0_tcpdcore,
- },
- {
- .type = RK_CLK_COMPOSITE,
- .clk.composite = &uphy1_tcpdphy_ref,
- },
- {
- .type = RK_CLK_COMPOSITE,
- .clk.composite = &uphy1_tcpdcore,
- },
-
- {
- .type = RK_CLK_COMPOSITE,
- .clk.composite = &spi0,
- },
- {
- .type = RK_CLK_COMPOSITE,
- .clk.composite = &spi1,
- },
- {
- .type = RK_CLK_COMPOSITE,
- .clk.composite = &spi2,
- },
- {
- .type = RK_CLK_COMPOSITE,
- .clk.composite = &spi4,
- },
- {
- .type = RK_CLK_COMPOSITE,
- .clk.composite = &spi5,
- },
-
- {
- .type = RK_CLK_ARMCLK,
- .clk.armclk = &armclk_l,
- },
- {
- .type = RK_CLK_ARMCLK,
- .clk.armclk = &armclk_b,
- },
-
- {
- .type = RK_CLK_COMPOSITE,
- .clk.composite = &hclk_sd,
- },
- {
- .type = RK_CLK_COMPOSITE,
- .clk.composite = &sclk_sdmmc,
- },
-
- {
- .type = RK_CLK_COMPOSITE,
- .clk.composite = &sclk_emmc,
- },
- {
- .type = RK_CLK_COMPOSITE,
- .clk.composite = &aclk_emmc,
- },
};
static int
File Metadata
Details
Attached
Mime Type
text/plain
Expires
Wed, Mar 18, 5:19 AM (9 h, 52 m)
Storage Engine
blob
Storage Format
Raw Data
Storage Handle
29883013
Default Alt Text
D13863.id64558.diff (83 KB)
Attached To
Mode
D13863: Simplify and cleanup startup code for secondary cores.
Attached
Detach File
Event Timeline
Log In to Comment